首頁(yè)>ISPLSI2064VE-200LT100>規(guī)格書(shū)詳情

ISPLSI2064VE-200LT100中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

ISPLSI2064VE-200LT100
廠商型號(hào)

ISPLSI2064VE-200LT100

功能描述

3.3V In-System Programmable High Density SuperFAST??PLD

文件大小

200.22 Kbytes

頁(yè)面數(shù)量

15 頁(yè)

生產(chǎn)廠商 Lattice Semiconductor
企業(yè)簡(jiǎn)稱

Lattice萊迪思

中文名稱

萊迪思半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-18 10:53:00

ISPLSI2064VE-200LT100規(guī)格書(shū)詳情

Description

The ispLSI 2064VE is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064VE features in-system programmability through the Boundary Scan Test Access Port (TAP) and is 100 IEEE 1149.1 Boundary Scan Testable. The ispLSI 2064VE offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

Features

? SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

— 100 Functional, JEDEC and Pinout Compatible with ispLSI 2064V Devices

? 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 280MHz* Maximum Operating Frequency

— tpd = 3.5ns* Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

? IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE

? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?

— PC and UNIX Platforms

產(chǎn)品屬性

  • 型號(hào):

    ISPLSI2064VE-200LT100

  • 功能描述:

    CPLD - 復(fù)雜可編程邏輯器件

  • RoHS:

  • 制造商:

    Lattice

  • 存儲(chǔ)類型:

    EEPROM

  • 大電池?cái)?shù)量:

    128

  • 最大工作頻率:

    333 MHz

  • 延遲時(shí)間:

    2.7 ns

  • 可編程輸入/輸出端數(shù)量:

    64

  • 工作電源電壓:

    3.3 V

  • 最大工作溫度:

    + 90 C

  • 最小工作溫度:

    0 C

  • 封裝/箱體:

    TQFP-100

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
Lattice Semiconductor Corporat
24+
100-LQFP
9350
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證
詢價(jià)
LATTICE
2023+
QFP
3000
進(jìn)口原裝現(xiàn)貨
詢價(jià)
Lattice(萊迪斯)
23+
標(biāo)準(zhǔn)封裝
9548
原廠渠道供應(yīng),大量現(xiàn)貨,原型號(hào)開(kāi)票。
詢價(jià)
LATTE/萊迪斯
23+
NA/
160
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
LATTICE
2023+
5800
進(jìn)口原裝,現(xiàn)貨熱賣(mài)
詢價(jià)
LATTICE
2023+
TQFP100
3750
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價(jià)
LATTICE
2016+
TQFP100
6000
公司只做原裝,假一罰十,可開(kāi)17%增值稅發(fā)票!
詢價(jià)
LATTICE/萊迪斯
1948+
QFP
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
LATTICE
20+
TQFP100
500
樣品可出,優(yōu)勢(shì)庫(kù)存歡迎實(shí)單
詢價(jià)
LATTICE
23+
TQFP100
8650
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣(mài)!
詢價(jià)