首頁>ISPLSI5256VE-100LT100I>規(guī)格書詳情

ISPLSI5256VE-100LT100I中文資料萊迪思數據手冊PDF規(guī)格書

ISPLSI5256VE-100LT100I
廠商型號

ISPLSI5256VE-100LT100I

功能描述

In-System Programmable 3.3V SuperWIDE High Density PLD

文件大小

246.54 Kbytes

頁面數量

24

生產廠商 Lattice Semiconductor
企業(yè)簡稱

Lattice萊迪思

中文名稱

萊迪思半導體公司官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-10 10:27:00

ISPLSI5256VE-100LT100I規(guī)格書詳情

ispLSI 5000VE Description

The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.

Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.

Features

? Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE

— 3.3V Power Supply

— User Selectable 3.3V/2.5V I/O

— 12000 PLD Gates / 256 Macrocells

— Up to 144 I/O Pins

— 256 Registers

— High-Speed Global Interconnect

— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance

— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.

— PCB Efficient Ball Grid Array (BGA) Package Options

— Interfaces with Standard 5V TTL Devices

? HIGH PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 165 MHz Maximum Operating Frequency

— tpd = 6.0 ns Propagation Delay

— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

? IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-to Market, and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE

? ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture with Single Level Global Routing Pool and SuperWIDE GLBs

— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell

— Macrocells Support Concurrent Combinatorial and Registered Functions

— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable

— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks

— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options

— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell

產品屬性

  • 型號:

    ISPLSI5256VE-100LT100I

  • 功能描述:

    CPLD - 復雜可編程邏輯器件

  • RoHS:

  • 制造商:

    Lattice

  • 存儲類型:

    EEPROM

  • 大電池數量:

    128

  • 最大工作頻率:

    333 MHz

  • 延遲時間:

    2.7 ns

  • 可編程輸入/輸出端數量:

    64

  • 工作電源電壓:

    3.3 V

  • 最大工作溫度:

    + 90 C

  • 最小工作溫度:

    0 C

  • 封裝/箱體:

    TQFP-100

供應商 型號 品牌 批號 封裝 庫存 備注 價格
Lattice Semiconductor Corporat
24+
100-LQFP
9350
獨立分銷商 公司只做原裝 誠心經營 免費試樣正品保證
詢價
LATTICE
22+
QFP
2000
原裝正品現貨
詢價
LATTICE
20+
QFP
35830
原裝優(yōu)勢主營型號-可開原型號增稅票
詢價
LATTICE
21+
QFP128
12588
原裝正品,自己庫存 假一罰十
詢價
Lattice Semiconductor Corporat
24+
100-TQFP(14x14)
56200
一級代理/放心采購
詢價
LATTICE
24+
QFP
230
詢價
LATTICE/萊迪斯
23+
QFP
3000
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價
Lattice Semiconductor Corporat
22+
128TQFP
9000
原廠渠道,現貨配單
詢價
LATTICE
03+
QFP
4200
全新原裝進口自己庫存優(yōu)勢
詢價
LATTICE
24+
FPGA
5528
原裝現貨
詢價