首頁>K4H280438E-TCA2>規(guī)格書詳情
K4H280438E-TCA2中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多K4H280438E-TCA2規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號:
K4H280438E-TCA2
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Samsung |
2022+ |
832 |
全新原裝 貨期兩周 |
詢價 | |||
Samsung |
NA |
8560 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
SAMSUNG |
24+ |
TSOP |
35200 |
一級代理/放心采購 |
詢價 | ||
SAMSUNG/三星 |
23+ |
SOP |
13000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
SAM |
2004 |
960 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
SAMSUNG |
23+ |
TSSOP |
960 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
SAMSUNG |
16+ |
TSOP40 |
4000 |
進口原裝現(xiàn)貨/價格優(yōu)勢! |
詢價 | ||
SAMSUNG |
2023+ |
TSOP |
80000 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | ||
SAMSUNG |
23+ |
TSOPP/ |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價熱賣! |
詢價 | ||
SAMSUNG |
6000 |
面議 |
19 |
TSOP |
詢價 |