首頁>K4H281638E-TLB0>規(guī)格書詳情
K4H281638E-TLB0中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多K4H281638E-TLB0規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號:
K4H281638E-TLB0
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
2016+ |
TSOP |
6528 |
只做進(jìn)口原裝現(xiàn)貨!或訂貨,假一賠十! |
詢價 | ||
SAMSUNG/三星 |
22+ |
SSOP |
9000 |
原裝正品 |
詢價 | ||
SAMSUNG/三星 |
24+ |
TSSOP66 |
58000 |
全新原廠原裝正品現(xiàn)貨,可提供技術(shù)支持、樣品免費! |
詢價 | ||
SAMSUNG |
2023+ |
TSOP66 |
50000 |
原裝現(xiàn)貨 |
詢價 | ||
SAMSUNG |
SSOP |
3200 |
原裝長期供貨! |
詢價 | |||
SAMSUNG |
6000 |
面議 |
19 |
TSOP |
詢價 | ||
SAMSUNG |
24+ |
SOP |
30617 |
三星閃存專營品牌店全新原裝熱賣 |
詢價 | ||
SAMSUNG/三星 |
TSSOP66 |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價 | |||
SAMSUNG |
22+ |
TSOP |
8000 |
原裝正品支持實單 |
詢價 | ||
Samsung |
23+ |
TSOP |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價熱賣! |
詢價 |