首頁>K4H511638C-TLB0>規(guī)格書詳情
K4H511638C-TLB0中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- K4H511638C-TLA2
- K4H511638C-TLA0
- K4H511638C-TCB0
- K4H511638C-TCA2
- K4H511638C-TCA0
- K4H511638B-ZCSLASHLCC
- K4H511638B-ZCSLASHLB3
- K4H511638B-ZCSLASHLB0
- K4H511638B-ZCSLASHLA2
- K4H511638B-ZC/LCC
- K4H511638B-ZC/LB3
- K4H511638B-ZC/LB0
- K4H511638B-ZC/LA2
- K4H511638B-UCSLASHLCC
- K4H511638B-UCSLASHLB3
- K4H511638B-UCSLASHLB0
- K4H511638B-UCSLASHLA2
- K4H511638B-UC/LCC
K4H511638C-TLB0規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號:
K4H511638C-TLB0
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
23+ |
TSOP66 |
20000 |
全新原裝假一賠十 |
詢價 | ||
SAMSUNG |
2020+ |
TSSOP |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
SAMSUNG |
07+ |
TSOP |
13 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSSOP66 |
100000 |
代理渠道/只做原裝/可含稅 |
詢價 | ||
SAMSUNG(三星) |
23+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應,賬期支持! |
詢價 | ||
SAMSUNG |
24+ |
TSOP |
20000 |
全新原廠原裝,進口正品現(xiàn)貨,正規(guī)渠道可含稅?。?/div> |
詢價 | ||
SAMSUNG |
05+ |
TSOP66 |
3960 |
全新原裝進口自己庫存優(yōu)勢 |
詢價 | ||
SAMSUNG |
23+ |
TSSOP |
1005 |
優(yōu)勢庫存 |
詢價 | ||
SAMSUNG/三星 |
24+ |
TSSOP66 |
11250 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
SAMSUNG |
17+ |
TSOP66 |
9988 |
只做原裝進口,自己庫存 |
詢價 |