首頁(yè)>K4H511638E-TLB0>規(guī)格書(shū)詳情
K4H511638E-TLB0中文資料三星數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
相關(guān)芯片規(guī)格書(shū)
更多K4H511638E-TLB0規(guī)格書(shū)詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號(hào):
K4H511638E-TLB0
- 制造商:
SAMSUNG
- 制造商全稱(chēng):
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SAMSUNG/三星 |
22+ |
FBGA60 |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) | ||
SAMSUNG |
16+ |
QFP |
4000 |
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)! |
詢價(jià) | ||
SAMSUNG/三星 |
09+ |
NA |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
SAMSUNG/三星 |
2021+ |
BGA |
100500 |
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
SAMSUN |
23+ |
BGA |
7000 |
詢價(jià) | |||
SAMSUNG/三星 |
FBGA60 |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
SAMSUNG |
24+ |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | |||
SAMSUNG |
1923+ |
FBGA60 |
2000 |
公司原裝現(xiàn)貨特價(jià)處理 |
詢價(jià) | ||
SAMSUNG |
24+ |
SOP |
30617 |
三星閃存專(zhuān)營(yíng)品牌店全新原裝熱賣(mài) |
詢價(jià) | ||
SAMSANG |
19+ |
FBGA60 |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) |