首頁>K4H561638D-TLA2>規(guī)格書詳情
K4H561638D-TLA2中文資料三星數(shù)據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- K4H561638D-TLA0
- K4H561638D-TCSLASHLB3
- K4H561638D-TCSLASHLB0
- K4H561638D-TCSLASHLA2
- K4H561638D-TCSLASHLA0
- K4H561638D-TCCC
- K4H561638D-TCC4
- K4H561638D-TCB0
- K4H561638D-TCA2
- K4H561638D-TCA0
- K4H561638D-TC/LB3
- K4H561638D-TC/LB0
- K4H561638D-TC/LA2
- K4H561638D-TC/LA0
- K4H561638D-GLB3
- K4H561638D-GLB0
- K4H561638D-GLA2
- K4H561638D-GCB3
K4H561638D-TLA2規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產品屬性
- 型號:
K4H561638D-TLA2
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
2016+ |
TSOP66 |
3000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
SAMSUNG/三星 |
21+ |
TSOP66 |
10000 |
原裝現(xiàn)貨假一罰十 |
詢價 | ||
SAMSUNG/三星 |
23+ |
NA/ |
3369 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
N/A |
23+ |
TSSOP |
1876 |
專業(yè)優(yōu)勢供應 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP |
12032 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價 | ||
SAMSUNG |
6000 |
面議 |
19 |
TSOP |
詢價 | ||
SAMSANG |
19+ |
TSOP66 |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 | ||
SAMSUNG |
24+ |
TSOP |
35200 |
一級代理/放心采購 |
詢價 | ||
SAMSUNG |
2025+ |
TSSOP66 |
3768 |
全新原廠原裝產品、公司現(xiàn)貨銷售 |
詢價 | ||
SAMSUNG/三星 |
2447 |
TSOP66 |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 |