首頁>M2V28S20TP-7>規(guī)格書詳情
M2V28S20TP-7中文資料三菱電機(jī)數(shù)據(jù)手冊PDF規(guī)格書
M2V28S20TP-7規(guī)格書詳情
DESCRIPTION
M2V28S20TP is organized as 4-bank x 8,388,608-word x 4-bit Synchronous DRAM with LVTTL interface and M2V28S30TP is organized as 4-bank x 4,194,304-word x 8-bit and M2V28S40TP is organized as 4-bank x 2,097,152-word x 16-bit. All inputs and outputs are referenced to the rising edge of CLK.
M2V28S20TP,M2V28S30TP,M2V28S40TP achieves very high speed data rates up to 133MHz, and is suitable for main memory or graphic memory in computer systems.
FEATURES
- Single 3.3V ±0.3V power supply
- Max. Clock frequency -6:PC133 / -7:PC100 / -8:PC100
- PC133(-6) supports x4/x8 only. And does not support Low-Power (L) version.
- Fully synchronous operation referenced to clock rising edge
- 4-bank operation controlled by BA0,BA1(Bank Address)
- /CAS latency- 2/3 (programmable)
- Burst length- 1/2/4/8/FP (programmable)
- Burst type- Sequential and interleave burst (programmable)
- Byte Control- DQML and DQMU (M2V28S40TP)
- Random column access
- Auto precharge / All bank precharge controlled by A10
- Auto and self refresh
- 4096 refresh cycles /64ms
- LVTTL Interface
- Package
M2V28S20TP/30TP/40TP
400-mil, 54-pin Thin Small Outline (TSOP II) with 0.8mm lead pitch
產(chǎn)品屬性
- 型號:
M2V28S20TP-7
- 制造商:
MITSUBISHI
- 制造商全稱:
Mitsubishi Electric Semiconductor
- 功能描述:
128M Synchronous DRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MIT |
23+ |
NA/ |
4060 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票 |
詢價 | ||
MIT |
2022 |
SMD |
80000 |
原裝現(xiàn)貨,OEM渠道,歡迎咨詢 |
詢價 | ||
MIT |
SOJ |
90000 |
集團(tuán)化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
MIT |
23+ |
QFP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
M2V28S40AJ-6 |
4 |
4 |
詢價 | ||||
MITSUBIS |
22+ |
TSOP |
2000 |
原裝正品現(xiàn)貨 |
詢價 | ||
24+ |
SOP |
7003 |
詢價 | ||||
MIT |
2015+ |
QFP |
19889 |
一級代理原裝現(xiàn)貨,特價熱賣! |
詢價 | ||
MIT |
24+ |
SOJ |
6225 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
MIT |
22+ |
SOJ |
25000 |
只有原裝原裝,支持BOM配單 |
詢價 |