MC100E196集成電路(IC)的延遲線規(guī)格書PDF中文資料
廠商型號 |
MC100E196 |
參數(shù)屬性 | MC100E196 封裝/外殼為28-LCC(J 形引線);包裝為卷帶(TR);類別為集成電路(IC)的延遲線;產(chǎn)品描述:IC DELAY LINE 128TAP PROG 28PLCC |
功能描述 | 可編程 |
封裝外殼 | 28-LCC(J 形引線) |
文件大小 |
148.6 Kbytes |
頁面數(shù)量 |
7 頁 |
生產(chǎn)廠商 | ON Semiconductor |
企業(yè)簡稱 |
ONSEMI【安森美半導(dǎo)體】 |
中文名稱 | 安森美半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-1-15 19:00:00 |
MC100E196規(guī)格書詳情
MC100E196屬于集成電路(IC)的延遲線。由安森美半導(dǎo)體公司制造生產(chǎn)的MC100E196延遲線時鐘延遲線產(chǎn)品族中的產(chǎn)品屬于數(shù)字器件,用于在數(shù)字信號中引入時間延遲,以便將提交給器件輸入的信號躍遷,經(jīng)過某一已知時間之后在輸出端復(fù)現(xiàn)。它們常用于高速數(shù)字系統(tǒng),以校正或補償不同信號路徑之間的信號傳播時間的偏差。這些器件可用于產(chǎn)生固定、可選或可變持續(xù)時間的延遲。
Description
The MC10E/100E196 is a programmable delay chip (PDC) designed primarily for very accurate differential ECL input edge placement applications.
The delay section consists of a chain of gates and a linear ramp delay adjust organized as shown in the logic symbol. The first two delay elements feature gates that have been modified to have delays 1.25 and 1.5 times the basic gate delay of approximately 80 ps.
These two elements provide the E196 with a digitally-selectable resolution of approximately 20 ps. The required device delay is selected by the seven address inputs D[0:6], which are latched on chip by a high signal on the latch enable (LEN) control.
The FTUNE input takes an analog voltage and applies it to an internal linear ramp for reducing the 20 ps Least Significant Bit (LSB) minimum resolution still further. The FTUNE input is what differentiates the E196 from the E195.
An eighth latched input, D7, is provided for cascading multiple PDC’s for increased programmable range. The cascade logic allows full control of multiple PDC’s, at the expense of only a single added line to the data bus for each additional PDC, without the need for any external gating.
The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to VBB as a switching reference voltage.
VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 μF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.
The 100 Series contains temperature compensation.
Features
? 2.0 ns Worst Case Delay Range
? ≈20 ps/Delay Step Resolution
? Linear Input for Tighter Resolution
? >1.0 GHz Bandwidth
? On Chip Cascade Circuitry
? PECL Mode Operating Range: VCC = 4.2 V to 5.7 V with VEE = 0 V
? NECL Mode Operating Range: VCC = 0 V with VEE = ?4.2 V to ?5.7 V
? Internal Input 50 kΩ Pulldown Resistors
? ESD Protection:
Human Body Model; > 1 kV,
Machine Model; > 75 V
? Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
? Moisture Sensitivity Level: Pb = 1; Pb?Free = 3
For Additional Information, see Application Note AND8003/D
? Flammability Rating: UL 94 V?0 @ 1.125 in, Oxygen Index: 28 to 34
? Transistor Count = 425 devices
? Pb?Free Packages are Available*
產(chǎn)品屬性
更多- 產(chǎn)品編號:
MC100E196FNG
- 制造商:
onsemi
- 類別:
集成電路(IC) > 延遲線
- 系列:
100E
- 包裝:
卷帶(TR)
- 功能:
可編程
- 延遲到第 1 抽頭:
1.39ns
- 可用總延遲:
1.39ns ~ 3.63ns
- 電壓 - 供電:
4.2V ~ 5.7V
- 工作溫度:
0°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
28-LCC(J 形引線)
- 供應(yīng)商器件封裝:
28-PLCC(11.51x11.51)
- 描述:
IC DELAY LINE 128TAP PROG 28PLCC
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
M |
23+ |
PLCC |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
ON |
2020+ |
PLCC28 |
4500 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | ||
ON |
23+ |
PLCC |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
ON Semiconductor(安森美) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
ON |
24+ |
PLCC28 |
2568 |
原裝優(yōu)勢!絕對公司現(xiàn)貨 |
詢價 | ||
MOT |
99 |
184 |
公司優(yōu)勢庫存 熱賣中!! |
詢價 | |||
ON |
22+ |
PLCC28 |
5000 |
全新原裝現(xiàn)貨!價格優(yōu)惠!可長期 |
詢價 | ||
ON Semiconductor |
22+ |
28PLCC (11.51x11.51) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
24+ |
3000 |
公司現(xiàn)貨 |
詢價 | ||||
MOT |
PLCC28 |
68900 |
原包原標(biāo)簽100%進口原裝常備現(xiàn)貨! |
詢價 |