- IC/元器件
- PDF資料
- 商情資訊
MK50H28中文資料意法半導(dǎo)體數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
MK50H28規(guī)格書(shū)詳情
SECTION 2 - DESCRIPTION
The STMicroelectronics MK50H28 Multi-Logical Link Communications Controller is a CMOS VLSI device which provides link level data communications control for Frame Relay Applications on Permanent Virtual Circuits (PVCs). The MK50H28 will perform frame formating including: frame delimiting with flags, transparency (so-called ”bitstuffing”), plus FCS (CRC) generation and detection. It also supports Local Management Interface (LMI) protocol with the ”O(jiān)ptional Bidirectional Procedures” (Annex D, T1.617 - 1991 and T1.617a- 1994).
SECTION 1 - FEATURES
■ Based on ITU Q.933 Annex A and T1.617 Annex D Standards for Frame Relay Service and Additional Pocedures for Permanent Virtual Circuits(PVCs).
■ Optional Transparent Mode (no LMI Protocol Processing - all frame data received).
■ Local Management Link Protocol with optional Bi-directional message processing.
■ Detects and indicates service-affecting errors in the timing or content of events.
■ Programmable Timers/Counters: nT1/T391, nT2/T392, nN1/N391, nN2/N392, nN3/N393 and dN1 for the LMI/LIV channel.
■ Provides Error Counters for the LMI channel and Congestion Statistics for all the active channels.
■ LMI/LIV Frames can be transmitted/received on DLCI 0 or 1023.
■ Supports reception of up to 4 octets of address field with a maximum of 8192 active channels or DLCIs (Data Link Connection Identifiers)
■ Priority DLCI scheme for channels requiring higher rate of service.
■ Buffer Management includes:
- Initialization Block
- Address Look Up Table
- Context Table
- Separate Receive and Transmit Rings of variable size for each active channel
■ On chip DMA control with programmable burst length.
■ Handles all HDLC frame formatting:
- Zero bit insertion and deletion
- FCS (CRC) generation and detection
- Frame delimiting with flags
■ Programmable minimum frame spacing on transmission (1-62 flags between frames).
■ Selectable FCS (CRC) of 16 or 32 bits.
■ Testing Facilities: Internal Loopback, Silent
■ Loopback, Clockless Loopback, and Self Test.
■ System clock rates up to 25 MHz.
■ CMOS process; Fully compatible with both 8 and 16 bit systems; All inputs and outputs are TTL compatible.
■ Programmable for full or half duplex operation.
■ Pin-for-pin compatible and architecturally the same as the MK50H25 (X.25/LAPD) and MK50H27 (CCS#7).
產(chǎn)品屬性
- 型號(hào):
MK50H28
- 制造商:
STMICROELECTRONICS
- 制造商全稱:
STMicroelectronics
- 功能描述:
MULTI LOGICAL LINK FRAME RELAY CONTROLLER
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
XP Power |
24+ |
N/A |
12000 |
一級(jí)代理保證進(jìn)口原裝正品假一罰十價(jià)格合理 |
詢價(jià) | ||
ST |
2022 |
PLCC |
2600 |
全新原裝現(xiàn)貨熱賣 |
詢價(jià) | ||
NXP/恩智浦 |
2324+ |
NA |
78920 |
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口 |
詢價(jià) | ||
ST |
24+ |
PLCC52 |
200 |
詢價(jià) | |||
ST |
23+ |
PLCC52 |
7000 |
絕對(duì)全新原裝!100%保質(zhì)量特價(jià)!請(qǐng)放心訂購(gòu)! |
詢價(jià) | ||
ST |
23+ |
PLCC52 |
16900 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
ST |
23+ |
DIP |
9526 |
詢價(jià) | |||
MOSTEK |
22+23+ |
DIP-16 |
6739 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
MOSTEK |
23+ |
CDIP16 |
8650 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣! |
詢價(jià) | ||
ST |
23+ |
PLCC |
1800 |
十七年VIP會(huì)員,誠(chéng)信經(jīng)營(yíng),一手貨源,原裝正品可零售! |
詢價(jià) |