首頁(yè)>MPC106ARX66TG>規(guī)格書詳情
MPC106ARX66TG規(guī)格書詳情
Features
This section summarizes the major features of the 106, as follows:
? 60x processor interface
— Supports up to four 60x processors
— Supports various operating frequencies and bus divider ratios
— 32-bit address bus, 64-bit data bus
— Supports full memory coherency
— Supports optional 60x local bus slave
— Decoupled address and data buses for pipelining of 60x accesses
— Store gathering on 60x-to-PCI writes
? Secondary (L2) cache control
— Configurable for write-through or write-back operation
— Supports cache sizes of 256 Kbytes, 512 Kbytes, and 1 Mbyte
— Up to 4 Gbytes of cacheable space
— Direct-mapped
— Supports byte parity
— Supports partial update with external byte decode for write enables
— Programmable interface timing
— Supports pipelined burst, synchronous burst, or asynchronous SRAMs
— Alternately supports an external L2 cache controller or integrated L2 cache module
? Memory interface
— 1 Gbyte of RAM space, 16 Mbytes of ROM space
— Supports parity or error checking and correction (ECC)
— High-bandwidth, 64-bit data bus (72 bits including parity or ECC)
— Supports fast page mode DRAMs, extended data out (EDO) DRAMs, and synchronous
DRAMs (SDRAMs)
— Supports 1 to 8 banks of DRAM/EDO/SDRAM with sizes ranging from 2 Mbyte to
128 Mbytes per bank
— ROM space may be split between the PCI bus and the 60x/memory bus (8 Mbytes each)
— Supports 8-bit asynchronous ROM or 64-bit burst-mode ROM
— Supports writing to Flash ROM
— Configurable external buffer control logic
— Programmable interface timing
? PCI interface
— Compliant with
PCI Local Bus Specification,
Revision 2.1
— Supports PCI interlocked accesses to memory using LOCK signal and protocol
— Supports accesses to all PCI address spaces
— Selectable big- or little-endian operation
— Store gathering on PCI writes to memory
— Selectable memory prefetching of PCI read accesses
— Only one external load presented by the MPC106 to the PCI bus
— Interface operates at 20–33 MHz
— Word parity supported
— 3.3 V/5.0 V-compatible
? Support for concurrent transactions on 60x and PCI buses
? Power management
— Fully-static 3.3-V CMOS design
— Supports 60x nap, doze, and sleep power management modes and suspend mode
? IEEE 1149.1-compliant, JTAG boundary-scan interface
? 304-pin ceramic ball grid array (CBGA) package
產(chǎn)品屬性
- 型號(hào):
MPC106ARX66TG
- 制造商:
MOTOROLA
- 制造商全稱:
Motorola, Inc
- 功能描述:
PCI Bridge/Memory Controller
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FREESCALE |
2021+ |
1218 |
十年專營(yíng)原裝現(xiàn)貨,假一賠十 |
詢價(jià) | |||
FREESCA |
16+ |
BGA |
2500 |
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)! |
詢價(jià) | ||
MOTOROLA/摩托羅拉 |
22+ |
BGA |
3000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
MOTOROLA |
BGA |
3350 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) | |||
MOTOROLA/摩托羅拉 |
2021+ |
BGA |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
MOT |
589220 |
16余年資質(zhì) 絕對(duì)原盒原盤 更多數(shù)量 |
詢價(jià) | ||||
MOT |
BGA |
100 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | |||
MOT |
2022 |
BGA |
222 |
原裝庫(kù)存特價(jià)銷售 |
詢價(jià) | ||
MOT |
23+ |
BGA |
1052 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
MOT |
2018+ |
BGA |
6000 |
全新原裝正品現(xiàn)貨,假一賠佰 |
詢價(jià) |