首頁>MT4LC4M4A1DJ-6S>規(guī)格書詳情

MT4LC4M4A1DJ-6S中文資料鎂光數(shù)據(jù)手冊PDF規(guī)格書

MT4LC4M4A1DJ-6S
廠商型號(hào)

MT4LC4M4A1DJ-6S

功能描述

DRAM

文件大小

360.23 Kbytes

頁面數(shù)量

20

生產(chǎn)廠商 Micron Technology
企業(yè)簡稱

Micron鎂光

中文名稱

美國鎂光科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-8 19:00:00

MT4LC4M4A1DJ-6S規(guī)格書詳情

GENERAL DESCRIPTION

The 4 Meg x 4 DRAM is a randomly accessed, solidstate memory containing 16,777,216 bits organized in a x4 configuration. RAS# is used to latch the row address (first 11 bits for 2K and first 12 bits for 4K). Once the page has been opened by RAS#, CAS# is used to latch the column address (the latter 11 bits for 2K and the latter 10 bits for 4K; address pins A10 and A11 are “Don’t Care”).

FEATURES

? Industry-standard x4 pinout, timing, functions, and packages

? High-performance, low-power CMOS silicon-gate process

? Single power supply (+3.3V ±0.3V or +5V ±0.5V)

? All inputs, outputs and clocks are TTL-compatible

? Refresh modes: RAS#-ONLY, HIDDEN and CAS#- BEFORE-RAS# (CBR)

? Optional self refresh (S) for low-power data retention

? 11 row, 11 column addresses (2K refresh) or 12 row, 10 column addresses (4K refresh)

? FAST-PAGE-MODE (FPM) access

? 5V tolerant inputs and I/Os on 3.3V devices

產(chǎn)品屬性

  • 型號(hào):

    MT4LC4M4A1DJ-6S

  • 制造商:

    MICRON

  • 制造商全稱:

    Micron Technology

  • 功能描述:

    DRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
MT
23+
TSOP
20000
原廠原裝正品現(xiàn)貨
詢價(jià)
MT
17+
SOJ24
9988
只做原裝進(jìn)口,自己庫存
詢價(jià)
MT
2016+
SOJ24
6528
只做進(jìn)口原裝現(xiàn)貨!或訂貨,假一賠十!
詢價(jià)
MT
2023+
TSOP
80000
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢 十年芯程一路只做原裝正品
詢價(jià)
MTC
23+
NA
668
專做原裝正品,假一罰百!
詢價(jià)
micron
24+
N/A
6980
原裝現(xiàn)貨,可開13%稅票
詢價(jià)
Micron
SOJ
6000
優(yōu)勢庫存
詢價(jià)
MICRON
24+
SOJ-26
4650
詢價(jià)
Micron
160
公司優(yōu)勢庫存 熱賣中!!
詢價(jià)
MICRON
18
全新原裝 貨期兩周
詢價(jià)