MT8941BP1中文資料ZARLINK數(shù)據(jù)手冊(cè)PDF規(guī)格書
MT8941BP1規(guī)格書詳情
Description
The MT8941B is a dual digital phase-locked loop providing the timing and synchronization signals for the T1 or CEPT transmission links and the ST-BUS. The first PLL provides the T1 clock (1.544 MHz) synchronized to the input frame pulse at 8 kHz. The timing signals for the CEPT transmission link and the ST-BUS are provided by the second PLL locked to an internal or an external 8 kHz frame pulse signal.
Features
? Provides T1 clock at 1.544 MHz locked to an 8kHz reference clock (frame pulse)
? Provides CEPT clock at 2.048 MHz and ST-BUS clock and timing signals locked to an internal or external 8 kHz reference clock
? Typical inherent output jitter (unfiltered)= 0.07 UI peak-to-peak
?Typical jitter attenuation at: 10 Hz=23 dB,100Hz=43 dB, 5 to 40 kHz ≥ 64 dB
? Jitter-free “FREE-RUN” mode
? Uncommitted two-input NAND gate
? Low power CMOS technology
Applications
? Synchronization and timing control for T1 and CEPT digital trunk transmission links
? ST- BUS clock and frame pulse source
產(chǎn)品屬性
- 型號(hào):
MT8941BP1
- 制造商:
Microsemi Corporation
- 功能描述:
ADVANCED T1/CEPT DIG TRUNK PLL EOL160209
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MT |
2016+ |
DIP |
2600 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
MT |
2020+ |
DIP |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
ZARLINK |
23+ |
NA/ |
434 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
MITEL |
2023+ |
PLCC |
80000 |
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價(jià) | ||
MITEL |
1948+ |
PLCC28 |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
MITEL |
專業(yè)鐵帽 |
CDIP24 |
67500 |
鐵帽原裝主營-可開原型號(hào)增稅票 |
詢價(jià) | ||
ZARLINK |
2022 |
PLCC |
80000 |
原裝現(xiàn)貨,OEM渠道,歡迎咨詢 |
詢價(jià) | ||
ZARLINK |
2023+ |
PLCC |
2239 |
全新原裝正品,優(yōu)勢價(jià)格 |
詢價(jià) | ||
MT |
QQ咨詢 |
DIP |
104 |
全新原裝 研究所指定供貨商 |
詢價(jià) | ||
MITEL |
PLCC |
699839 |
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價(jià) |