首頁(yè)>NT5DS16M8AT-75B>規(guī)格書(shū)詳情

NT5DS16M8AT-75B中文資料南亞科技數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

NT5DS16M8AT-75B
廠商型號(hào)

NT5DS16M8AT-75B

功能描述

128Mb Double Data Rate SDRAM

文件大小

3.32175 Mbytes

頁(yè)面數(shù)量

76 頁(yè)

生產(chǎn)廠商 Nanya Technology Corporation.
企業(yè)簡(jiǎn)稱

Nanya南亞科技

中文名稱

南亞科技股份有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2025-2-7 23:00:00

NT5DS16M8AT-75B規(guī)格書(shū)詳情

? Double data rate architecture: two data transfers per

clock cycle

? Bidirectional data strobe (DQS) is transmitted and

received with data, to be used in capturing data at the

receiver

? DQS is edge-aligned with data for reads and is centeraligned

with data for writes

? Differential clock inputs (CK and CK)

? Four internal banks for concurrent operation

? Data mask (DM) for write data

? DLL aligns DQ and DQS transitions with CK transitions,

also aligns QFC transitions with CK during Read cycles

? Commands entered on each positive CK edge; data and

data mask referenced to both edges of DQS

? Burst lengths: 2, 4, or 8

? CAS Latency: 2, 2.5

? Auto Precharge option for each burst access

? Auto Refresh and Self Refresh Modes

? 15.6μs Maximum Average Periodic Refresh

Interval

? Supports tRAS lockout feature

? 2.5V (SSTL_2 compatible) I/O

? VDDQ = 2.5V ± 0.2V

? VDD = 2.5V ± 0.2V

? -7K parts support PC2100 modules.

-75B parts support PC2100 modules

-8B parts support PC1600 modules

Description

The 128Mb DDR SDRAM is a high-speed CMOS, dynamic

random-access memory containing 134,217,728 bits. It is

internally configured as a quad-bank DRAM.

The 128Mb DDR SDRAM uses a double-data-rate architecture

to achieve high-speed operation. The double data rate

architecture is essentially a 2n prefetch architecture with an

interface designed to transfer two data words per clock cycle

at the I/O pins. A single read or write access for the 128Mb

DDR SDRAM effectively consists of a single 2n-bit wide, one

clock cycle data transfer at the internal DRAM core and two

corresponding n-bit wide, one-half-clock-cycle data transfers

at the I/O pins.

A bidirectional data strobe (DQS) is transmitted externally,

along with data, for use in data capture at the receiver. DQS

is a strobe transmitted by the DDR SDRAM during Reads

and by the memory controller during Writes. DQS is edgealigned

with data for Reads and center-aligned with data for

Writes.

The 128Mb DDR SDRAM operates from a differential clock

(CK and CK; the crossing of CK going high and CK going

LOW is referred to as the positive edge of CK). Commands

(address and control signals) are registered at every positive

edge of CK. Input data is registered on both edges of DQS,

and output data is referenced to both edges of DQS, as well

as to both edges of CK.

Read and write accesses to the DDR SDRAM are burst oriented;

accesses start at a selected location and continue for

a programmed number of locations in a programmed

sequence. Accesses begin with the registration of an Active

command, which is then followed by a Read or Write command.

The address bits registered coincident with the Active

command are used to select the bank and row to be

accessed. The address bits registered coincident with the

Read or Write command are used to select the bank and the

starting column location for the burst access.

The DDR SDRAM provides for programmable Read or Write

burst lengths of 2, 4 or 8 locations. An Auto Precharge function

may be enabled to provide a self-timed row precharge

that is initiated at the end of the burst access.

As with standard SDRAMs, the pipelined, multibank architecture

of DDR SDRAMs allows for concurrent operation,

thereby providing high effective bandwidth by hiding row precharge

and activation time.

An auto refresh mode is provided along with a power-saving

power-down mode. All inputs are compatible with the JEDEC

Standard for SSTL_2. All outputs are SSTL_2, Class II compatible.

產(chǎn)品屬性

  • 型號(hào):

    NT5DS16M8AT-75B

  • 功能描述:

    DDR Synchronous DRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NANYA/南亞
23+
NA/
3282
原廠直銷,現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
NANYA
23+
BGA
20000
全新原裝假一賠十
詢價(jià)
NANYA
2020+
BGA
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增
詢價(jià)
NANYA
23+
BGA
20000
原廠原裝正品現(xiàn)貨
詢價(jià)
NANGA
2023+
TSSOP66
3768
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價(jià)
NANYA
04+
BGA
1570
全新原裝進(jìn)口自己庫(kù)存優(yōu)勢(shì)
詢價(jià)
NANYA
24+
BGA
35200
一級(jí)代理/放心采購(gòu)
詢價(jià)
NANYA
BGA
699839
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價(jià)
NANYA
FBGA
1011
正品原裝--自家現(xiàn)貨-實(shí)單可談
詢價(jià)
NANYA/南亞
1948+
TSSOP
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)