首頁(yè)>PDI1394P22>規(guī)格書詳情
PDI1394P22中文資料飛利浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書
PDI1394P22規(guī)格書詳情
DESCRIPTION
The PDI1394P22 provides the digital and analog transceiver functions needed to implement a three port node in a cable-based IEEE 1394–1995 and/or 1394a network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The PDI1394P22 is designed to interface with a Link Layer Controller (LLC), such as the PDI1394L11 or PDI1394L21.
FEATURES
? Fully supports provisions of IEEE 1394–1995 Standard for high performance serial bus and the P1394a supplement (Version 2.0)1
? Full P1394a support includes:
– Connection debounce
– Arbitrated short reset
– Multispeed concatenation
– Arbitration acceleration
– Fly-by concatenation
– Port disable/suspend/resume
? Provides three 1394a fully-compliant cable ports at 100/200/400 Megabits per second (Mbits/s)
? Fully compliant with Open HCI requirements
? Cable ports monitor line conditions for active connection to remote node.
? Power down features to conserve energy in battery-powered applications include:
– Automatic device power down during suspend
– Device power down terminal
– Link interface disable via LPS
– Inactive ports powered-down
? Logic performs system initialization and arbitration functions
? Encode and decode functions included for data-strobe bit level encoding
? Incoming data resynchronized to local clock
? Single 3.3 volt supply operation
? Minimum VDD of 2.7 V for end-of-wire power-consuming devices
? While unpowered and connected to the bus, will not drive TPBIAS on a connected port, even if receiving incoming bias voltage on that port
? Supports extended bias-handshake time for enhanced interoperability with camcorders
? Interface to link-layer controller supports low-cost bus-holder isolation and optional Annex J electrical isolation
? Data interface to link-layer controller through 2/4/8 parallel lines at 49.152 MHz
? Low-cost 24.576 MHz crystal provides transmit, receive data at 100/200/400 Mbits/s, and link-layer controller clock at 49.152 MHz
? Does not require external filter capacitors for PLL
? Interoperable with link-layer controllers using 3.3 V and 5 V supplies
? Interoperable with other Physical Layers (PHYs) using 3.3 V and 5 V supplies
? Node power class information signaling for system power management
? Cable power presence monitoring
? Separate cable bias (TPBIAS) for each port
? Register bits give software control of contender bit, power class bits, link active bit, and 1394a features
? Fully interoperable with FireWire? implementation of IEEE Std 1394
? Function and pin compatible with the Lucent FW803 400 Mbps Phy
產(chǎn)品屬性
- 型號(hào):
PDI1394P22
- 制造商:
PHILIPS
- 制造商全稱:
NXP Semiconductors
- 功能描述:
3-port physical layer interface
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHI |
2020+ |
TQFP |
2290 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可 |
詢價(jià) | ||
PHI |
589220 |
16余年資質(zhì) 絕對(duì)原盒原盤 更多數(shù)量 |
詢價(jià) | ||||
PHI |
TQFP |
6439 |
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價(jià) | |||
PHI |
20+ |
TQFP |
500 |
樣品可出,優(yōu)勢(shì)庫(kù)存歡迎實(shí)單 |
詢價(jià) | ||
PHILIPS |
2023+ |
80000 |
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品 |
詢價(jià) | |||
PHILIPS |
24+ |
TQFP |
688 |
詢價(jià) | |||
PHI |
23+ |
TQFP |
10000 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
PHILIPS/飛利浦 |
24+ |
QFP64 |
20 |
原裝現(xiàn)貨 |
詢價(jià) | ||
PHILIPS |
23+ |
QFP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
PHILIPS/飛利浦 |
22+ |
QFP64 |
9000 |
原裝正品 |
詢價(jià) |