首頁(yè)>PM7324>規(guī)格書(shū)詳情

PM7324中文資料PMC數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

PM7324
廠商型號(hào)

PM7324

功能描述

SATURN User Network Interface ATM Layer Solution

文件大小

59.53 Kbytes

頁(yè)面數(shù)量

4 頁(yè)

生產(chǎn)廠商 PMC-Sierra, Inc
企業(yè)簡(jiǎn)稱

PMC

中文名稱

PMC-Sierra, Inc官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-3 19:00:00

PM7324規(guī)格書(shū)詳情

FEATURES

Point form summary of features.

? Monolithic single chip device which handles bi-directional ATM Layer functions including

VPI/VCI address translation, cell appending (ingress only), cell rate policing (ingress only),

per-connection counting and I.610 compliant OAM requirements for 65536 VCs (virtual

connections).

? Instantaneous bi-directional transfer rate of 800 Mbit/s supports a bi-directional cell transfer

rate of 1.42x106 cells/s (one STS-12c or four STS-3c).

? The Ingress input interface supports an 8 or 16 bit SCI-PHY interface using direct addressing

for up to 4 PHY devices (compatible with Utopia Level 1 cell-level handshaking) and Multi-PHY

addressing for up to 32 PHY devices (Utopia Level 2 compatible).

? The Ingress output interface supports an 8 or 16 bit SCI-PHY (52 – 64 byte extended ATM cell

with prepend/postpend) interface (compatible with Utopia Level 1 cell-level handshaking) to a

switch fabric.

? The Egress input interface supports an 8 or 16 bit extended cell format SCI-PHY interface

using direct addressing for up to 4 PHY devices (compatible with Utopia Level 1 cell-level

handshaking) and Multi-PHY addressing for up to 32 PHY devices (Utopia Level 2

compatible).

? The Egress output interface supports an 8 or 16 bit extended cell format SCI-PHY interface

using direct addressing for up to 4 PHY devices (compatible with Utopia Level 1 cell-level

handshaking) and Multi-PHY addressing for up to 32 PHY devices (Utopia Level 2

compatible).

? Compatible with a wide range of switching fabrics and traffic management architectures

including per-VC or per-PHY queuing.

? Highly flexible OAM-type cell and connection identification which can use arbitrary

PHYID/VPI/VCI values and/or cell appended bytes for connection identification (N.B. this is an

ingress function only). A direct lookup function is provided in the egress direction. The direct

lookup can use an arbitrary header or prepend/postpend location.

? Ingress functionality includes a highly flexible search engine that covers the entire

PHYID/VPI/VCI address range, programmable dual leaky bucket UPC/NPC, per-connection

CLP0 and CLP1 cell counts (programmable), OAM-PM termination, generation and

monitoring, and OAM-FM termination, generation and alarm generation (monitoring).

? Egress functionality includes programmable direct lookup function, OAM-PM termination,

generation and monitoring, per-connection CLP0 and CLP1 cell counts (programmable) and

OAM-FM termination, generation and alarm generation (monitoring). An egress per-PHY

output buffering scheme resolves the head-of-line blocking issue.

? UPC/NPC function is a programmable dual leaky bucket policing device with a programmable

action (tag, discard, or count only) for each bucket. A total of 3 programmable 16 bit

noncompliant cell counts are provided. The non-compliant cell counts may be programmed to

count, for example, dropped CLP0 cells, dropped CLP1 cells, and tagged CLP0 cells. The

UPC/NPC function also has a continuously violating mode, where a programmable action is

taken on all cells regardless of their compliance. AAL5 partial packet discard is also provided

so that the remainder of an AAL5 packet can be tagged or discarded if a single cell in the

packet is tagged or discarded as a result of violating policing.

? In addition to the per-connection dual leaky bucket, a single leaky bucket UPC/NPC function is

provided on a per-PHY basis. A programmable action (tag, discard or count only) may be

configured for each PHY policing device. Three programmable non-compliant cell counts are

provided for each PHY. The non-compliant cell counts may be programmed to count, for

example, dropped CLP0 cells, dropped CLP1 cells and tagged CLP0 cells. The per-PHY

policing parameters and non-compliant cell counts are maintained in an on-chip RAM that can

be programmed and read via the 16-bit general purpose microprocessor interface.

? Guaranteed Frame Rate frame-based policing selectable on a per-connection basis.

APPLICATIONS

? Wide Area Network ATM Core and Edge switches.

? ATM Enterprise and Workgroup switches.

? Broadband Access multiplexers.

? XDSL Access Multiplexers (DSLAMs).

產(chǎn)品屬性

  • 型號(hào):

    PM7324

  • 制造商:

    PMC

  • 制造商全稱:

    PMC

  • 功能描述:

    S/UNI-ATM LAYER SOLUTION

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
MICROCHIP/PMC
23+
432BGA
4568
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!!
詢價(jià)
PMC
24+
BGA
2978
100%全新原裝公司現(xiàn)貨供應(yīng)!隨時(shí)可發(fā)貨
詢價(jià)
PMC
2138+
BGA
8960
專營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十
詢價(jià)
PMC
20+
QFP
500
樣品可出,優(yōu)勢(shì)庫(kù)存歡迎實(shí)單
詢價(jià)
PMC
23+
QFP
3000
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售!
詢價(jià)
PMC
23+
NA
325
專做原裝正品,假一罰百!
詢價(jià)
PMC
01+
BGA鋼面
6000
絕對(duì)原裝自己現(xiàn)貨
詢價(jià)
PMC
23+
BGA
1
原裝正品現(xiàn)貨
詢價(jià)
PMC
1844+
BGA
6528
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!!
詢價(jià)
PMC
21+
BGA
2460
原裝現(xiàn)貨熱賣(mài)
詢價(jià)