首頁(yè)>QL2003-0PF144I>規(guī)格書(shū)詳情

QL2003-0PF144I中文資料etc未分類(lèi)制造商數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

QL2003-0PF144I
廠商型號(hào)

QL2003-0PF144I

功能描述

3.3V and 5.0V pASIC-R 2 FPGA Combining Speed, Density, Low Cost and Flexibility

文件大小

333.22 Kbytes

頁(yè)面數(shù)量

10 頁(yè)

生產(chǎn)廠商 List of Unclassifed Manufacturers
企業(yè)簡(jiǎn)稱(chēng)

ETC1etc未分類(lèi)制造商

中文名稱(chēng)

未分類(lèi)制造商

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2024-11-17 15:50:00

QL2003-0PF144I規(guī)格書(shū)詳情

[QuickLogic]

PRODUCT SUMMARY

The QL2003 is a 3,000 usable ASIC gate, 5,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.

FEATURES

Ultimate Verilog/VHDL Silicon Solution

- Abundant, high-speed interconnect eliminates manual routing

- Flexible logic cell provides high efficiency and performance

- Design tools produce fast, efficient Verilog/VHDL synthesis

Speed, Density, Low Cost and Flexibility in One Device

- 16-bit counter speeds exceeding 200 MHz

- 3,000 usable ASIC gates, 5,000 usable PLD gates, 118 I/Os

- 3-layer metal ViaLink? process for small die sizes

- 100 routable and pin-out maintainable

Advanced Logic Cell and I/O Capabilities

- Complex functions (up to 16 inputs) in a single logic cell

- High synthesis gate utilization from logic cell fragments

- Full IEEE Standard JTAG boundary scan capability

- Individually-controlled input/feedback registers and OEs on all I/O pins

Other Important Family Features

- 3.3V and 5.0V operation with low standby power

- I/O pin-compatibility between different devices in the same packages

- PCI compliant (at 5.0V), full speed 33 MHz implementations

- High design security provided by security fuses

Total of 118 I/O Pins

- 110 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades

- 4 high-drive input-only pins

- 4 high-drive input/distributed network pins

Four Low-Skew (less than 0.5ns) Distributed Networks

- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin

- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback

High Performance

- Input + logic cell + output delays under 6 ns

- Datapath speeds exceeding 225 MHz

- Counter speeds over 200 MHz

產(chǎn)品屬性

  • 型號(hào):

    QL2003-0PF144I

  • 功能描述:

    3.3V and 5.0V pASIC-R 2 FPGA Combining Speed, Density, Low Cost and Flexibility

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
QUICKL
589220
16余年資質(zhì) 絕對(duì)原盒原盤(pán) 更多數(shù)量
詢(xún)價(jià)
QUICKL
QFP
899933
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢(xún)價(jià)
16+
TQFP
985
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)!
詢(xún)價(jià)
QUICKLOG
22+
TQFP144
5000
全新原裝現(xiàn)貨!自家?guī)齑?
詢(xún)價(jià)
QUICKLOGIC
2402+
PLCC-68
8324
原裝正品!實(shí)單價(jià)優(yōu)!
詢(xún)價(jià)
QLOG
23+
65480
詢(xún)價(jià)
QUICKL
02+
QFP
4
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力
詢(xún)價(jià)
QUICKLOGI
23+
QFP
1055
專(zhuān)業(yè)優(yōu)勢(shì)供應(yīng)
詢(xún)價(jià)
24+
5000
公司存貨
詢(xún)價(jià)
QUICKLOGIC
2023+
80000
一級(jí)代理/分銷(xiāo)渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品
詢(xún)價(jià)