首頁>SN74LS373DWR>規(guī)格書詳情
SN74LS373DWR集成電路(IC)的鎖存器規(guī)格書PDF中文資料
![SN74LS373DWR](https://img.114ic.com/dgk/Renders/Texas%20Instr%20Renders/20-SOIC,DW.jpg)
廠商型號 |
SN74LS373DWR |
參數屬性 | SN74LS373DWR 封裝/外殼為20-SOIC(0.295",7.50mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的鎖存器;產品描述:IC OCT D-TYPE LATCH 20-SOIC |
功能描述 | OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS |
絲印標識 | |
封裝外殼 | SOIC / 20-SOIC(0.295",7.50mm 寬) |
文件大小 |
1.58154 Mbytes |
頁面數量 |
32 頁 |
生產廠商 | Texas Instruments |
企業(yè)簡稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器官網 |
原廠標識 | ![]() |
數據手冊 | |
更新時間 | 2025-2-9 17:10:00 |
SN74LS373DWR規(guī)格書詳情
SN74LS373DWR屬于集成電路(IC)的鎖存器。由德州儀器制造生產的SN74LS373DWR鎖存器鎖存器是類似于觸發(fā)器的基本數字存儲設備,但是不同之處在于,在鎖存使能(或類似命名)信號處于有效邏輯狀態(tài)的任何時間,保持的邏輯狀態(tài)都可以改變。“透明”鎖存器還允許設備輸出在鎖存使能信號有效時反映輸入的當前狀態(tài),而相反的是,狀態(tài)僅在保持狀態(tài)已固定時改變。
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
產品屬性
更多- 產品編號:
SN74LS373DWR
- 制造商:
Texas Instruments
- 類別:
集成電路(IC) > 鎖存器
- 系列:
74LS
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類型:
D 型透明鎖存器
- 電路:
8:8
- 輸出類型:
三態(tài)
- 電壓 - 供電:
4.75V ~ 5.25V
- 延遲時間 - 傳播:
12ns
- 電流 - 輸出高、低:
2.6mA,24mA
- 工作溫度:
0°C ~ 70°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
20-SOIC(0.295",7.50mm 寬)
- 供應商器件封裝:
20-SOIC
- 描述:
IC OCT D-TYPE LATCH 20-SOIC
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
23+ |
SOP20 |
33 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
TI/德州儀器 |
24+ |
SOP |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
TI |
SOP |
99306 |
集團化配單-有更多數量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
TI(德州儀器) |
23+ |
SOP20 |
13316 |
正規(guī)渠道,免費送樣。支持賬期,BOM一站式配齊 |
詢價 | ||
TI |
23+ |
SOP |
4500 |
全新原裝、誠信經營、公司現(xiàn)貨銷售! |
詢價 | ||
Texas Instruments |
23+ |
20-SOIC |
6500 |
特惠實單價格秒出原裝正品假一罰萬 |
詢價 | ||
TI |
24+ |
SOP |
4000 |
市場最低 原裝現(xiàn)貨 假一罰百 可開原型號 |
詢價 | ||
TI/德州儀器 |
22+ |
SOP20 |
9000 |
原裝正品 |
詢價 | ||
TI |
23+ |
SOP |
3200 |
正規(guī)渠道,只有原裝! |
詢價 | ||
TI |
24+ |
SMD |
949 |
本站庫存 |
詢價 |