首頁>SSTV16857EV>規(guī)格書詳情
SSTV16857EV集成電路(IC)的專用邏輯器件規(guī)格書PDF中文資料

廠商型號 |
SSTV16857EV |
參數屬性 | SSTV16857EV 封裝/外殼為56-VFBGA;包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的專用邏輯器件;產品描述:IC REG DRIVER 14BIT 56VFBGA |
功能描述 | 14-bit SSTL_2 registered driver with differential clock inputs |
封裝外殼 | 56-VFBGA |
文件大小 |
110.03 Kbytes |
頁面數量 |
12 頁 |
生產廠商 | NXP Semiconductors |
企業(yè)簡稱 |
Philips【飛利浦】 |
中文名稱 | 荷蘭皇家飛利浦官網 |
原廠標識 | ![]() |
數據手冊 | |
更新時間 | 2025-3-10 15:57:00 |
人工找貨 | SSTV16857EV價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
SSTV16857EV規(guī)格書詳情
DESCRIPTION
The SSTV16857 is a 14-bit SSTL_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V. VDDQ must not exceed VCC. Inputs are SSTL_2 type with VREF normally at 0.5*VDDQ. The outputs support class I which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero.
The SSTV16857 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM or SDRAM II Memory Modules.
Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 133 MHz will have a burst rate of 266 MHz. The modules require between 23 and 27 registered control and address lines, so two 14-bit wide devices will be used on each module. The SSTV16857 is intended to be used for SSTL_2 input and output signals.
The device data inputs consist of differential receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs.
The clock input is fully differential to be compatible with DRAM devices that are installed on the DIMM. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CLK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device must support an asynchronous input pin (reset), which when held to the LOW state will assume that all registers are reset to the LOW state and all outputs drive a LOW signal as well.
FEATURES
? Stub-series terminated logic for 2.5 V VDDQ (SSTL_2)
? Optimized for DDR (Double Data Rate) SDRAM applications
? Inputs compatible with JESD8–9 SSTL_2 specifications.
? Flow-through architecture optimizes PCB layout
? ESD classification testing is done to JEDEC Standard JESD22.
Protection exceeds 2000 V to HBM per method A114.
? Latch-up testing is done to JEDEC Standard JESD78, which
exceeds 100 mA.
? Same form, fit, and function as SSTL16877
? Full DDR 200/266 solution @ 2.5 V when used with PCKV857
? See SSTV16856 for driver/buffer version with mode select.
? Available in TSSOP-48, TVSOP-48 and 56 ball VFBGA packages
產品屬性
- 產品編號:
SSTV16857EV,151
- 制造商:
NXP USA Inc.
- 類別:
集成電路(IC) > 專用邏輯器件
- 系列:
74SSTV
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類型:
帶有 SSTL_2 兼容 DDR I/O 的寄存緩沖器
- 供電電壓:
2.3V ~ 2.7V
- 位數:
14
- 工作溫度:
0°C ~ 70°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
56-VFBGA
- 供應商器件封裝:
56-VFBGA(4.5x7)
- 描述:
IC REG DRIVER 14BIT 56VFBGA
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
FAIRCHILD/仙童 |
23+ |
TSSOP |
11200 |
原廠授權一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價 | ||
FAIRCHILD |
2025+ |
TSSOP48 |
3720 |
全新原廠原裝產品、公司現(xiàn)貨銷售 |
詢價 | ||
NXP USA Inc. |
24+ |
56-VFBGA(4.5x7) |
56200 |
一級代理/放心采購 |
詢價 | ||
恩智浦 |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
FAIRCHILD |
24+ |
TSSOP-48 |
4897 |
絕對原裝!現(xiàn)貨熱賣! |
詢價 | ||
FAIRCHILD |
24+ |
TSSOP |
10612 |
詢價 | |||
FAIRCHI |
2020+ |
TSSOP |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
FAIRCHILD |
23+ |
NA |
19960 |
只做進口原裝,終端工廠免費送樣 |
詢價 | ||
NXP |
23+ |
56VFBGA |
8000 |
只做原裝現(xiàn)貨 |
詢價 | ||
FAIRCHILD/仙童 |
21+ |
TSSOP |
10000 |
原裝現(xiàn)貨假一罰十 |
詢價 |