首頁(yè)>STGAP2SICSCTR>規(guī)格書(shū)詳情
STGAP2SICSCTR中文資料意法半導(dǎo)體數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠(chǎng)商型號(hào) |
STGAP2SICSCTR |
功能描述 | Galvanically isolated 4 A single gate driver for SiC MOSFETs |
文件大小 |
716.81 Kbytes |
頁(yè)面數(shù)量 |
22 頁(yè) |
生產(chǎn)廠(chǎng)商 | STMicroelectronics |
企業(yè)簡(jiǎn)稱(chēng) |
STMICROELECTRONICS【意法半導(dǎo)體】 |
中文名稱(chēng) | 意法半導(dǎo)體集團(tuán)官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-7 11:22:00 |
人工找貨 | STGAP2SICSCTR價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多STGAP2SICSCTR規(guī)格書(shū)詳情
Features
? High voltage rail up to 1200 V
? Driver current capability: 4 A sink/source @25°C
? dV/dt transient immunity ±100 V/ns in full temperature range
? Overall input-output propagation delay: 75 ns
? Separate sink and source option for easy gate driving configuration
? 4 A Miller CLAMP dedicated pin option
? UVLO function
? Gate driving voltage up to 26 V
? 3.3 V, 5 V TTL/CMOS inputs with hysteresis
? Temperature shut-down protection
? Standby function
? 6 kV galvanic isolation
? Wide body SO-8W package
? UL 1577 recognized
Description
The STGAP2SICS is a single gate driver which provides galvanic isolation between
the gate driving channel and the low voltage control and interface circuitry.
The gate driver is characterized by 4 A capability and rail-to-rail outputs, making the
device also suitable for mid and high power applications such as power conversion
and motor driver inverters in industrial applications. The device is available in
two different configurations. The configuration with separated output pins allows
to independently optimize turn-on and turn-off by using dedicated gate resistors.
The configuration featuring single output pin and Miller CLAMP function prevents
gate spikes during fast commutations in half-bridge topologies. Both configurations
provide high flexibility and bill of material reduction for external components.
The device integrates protection functions: UVLO with optimized value for SiC
MOSFETs and thermal shut down are included to facilitate the design of highly
reliable systems. Dual input pins allow the selection of signal polarity control and
implementation of HW interlocking protection to avoid cross-conduction in case of
controller malfunction. The input to output propagation delay is less than 75 ns, which
delivers high PWM control accuracy. A standby mode is available to reduce idle
power consumption.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ST/意法半導(dǎo)體 |
24+ |
SO-8 |
6000 |
全新原裝深圳倉(cāng)庫(kù)現(xiàn)貨有單必成 |
詢(xún)價(jià) | ||
ST(意法半導(dǎo)體) |
24+ |
SO-8 |
10000 |
只做原裝 假一賠萬(wàn) |
詢(xún)價(jià) | ||
ST/意法半導(dǎo)體 |
2022+ |
SO-8 |
8080 |
100%進(jìn)口原裝正品現(xiàn)貨,公司原裝現(xiàn)貨眾多歡迎加微信咨 |
詢(xún)價(jià) | ||
ST/意法 |
22+ |
SOP-8 |
20000 |
原裝正品 |
詢(xún)價(jià) | ||
24+ |
N/A |
56000 |
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇 |
詢(xún)價(jià) | |||
ST |
800 |
原裝正品老板王磊+13925678267 |
詢(xún)價(jià) | ||||
ST/意法半導(dǎo)體 |
24+ |
SO-8 |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢(xún)價(jià) | ||
ST(意法半導(dǎo)體) |
24+ |
SOP-8 |
1612 |
深耕行業(yè)12年,可提供技術(shù)支持。 |
詢(xún)價(jià) | ||
STMicro |
22+ |
NA |
16000 |
原裝正品支持實(shí)單 |
詢(xún)價(jià) | ||
ST/意法半導(dǎo)體 |
2022+ |
SO-8 |
6900 |
原廠(chǎng)原裝,假一罰十 |
詢(xún)價(jià) |