首頁>TC358840XBG>規(guī)格書詳情
TC358840XBG中文資料東芝數(shù)據(jù)手冊PDF規(guī)格書
TC358840XBG規(guī)格書詳情
Features
● HDMI-RX Interface
? HDMI 1.4b
- Video Formats Support (Up to 4K×2K / 30fps),
maximum 24 bps (bit-per-pixel) no deep color
support
? RGB, YCbCr444: 24-bpp
? YCbCr422: 24-bpp
- Color Conversion
? 4:2:2 to 4:4:4 is supported
? 4:4:4: to 4:2:2 is supported
? RGB888 to YCbCr (4:4:4 / 4:2:2) is
supported
? YCbCr (4:4:4 / 4:2:2) to RGB888/666 is
supported
? Note: for RGB666 (R=R[5:0],2'b00,
G=G[5:0],2'b00, B=G[5:0],2'b00)
- Maximum HDMI clock speed: 297 MHz
- Audio Supports
? Internal Audio PLL to track N/CTS value
transmitted by the ACR packet.
- 3D Support
- Support HDCP1.4 decryptions (optional)
- EDID Support, Release A, Revision 1 (Feb 9,
2000)
? First 128 byte (EDID 1.3 structure)
? First E-EDID Extension: 128 bytes of CEA
Extension version 3 (specified in
CEA-861-D)
? Embedded 1K-byte SRAM (EDID_SRAM)
? Does not support Audio Return Path and HDMI
Ethernet Channels
● CSI-2 TX Interface (This function is supported
only by TC358840XBG )
? MIPI CSI-2 compliant (Version 1.01 Revision
0.04 – 2 April 2009)
? Dual links CSI-2 (CSI0 and CSI1), each link
supports 4 data lanes @ 1 Gbps/data lane
- CSI0 carries the left half data of HDMI Rx
video stream and CSI1 carries the right one at
the default configuration.
- Left or right data can be
assigned/programmed to either CSI-2 Tx link
- The maximum length of each half is limited to
2048-pixel, CSI0 data length could be
different from that of CSI1's
- The maximum Hsync skew between CSI0
and CSI1 can be less than 10 ByteClk
? Single link CSI-2, maximum horizontal pixel
width
- 2558 pixels (24-bit per pixel)
- 3411 pixels (16-bit per pixel)
? HDMI InfoFrame data can be transmit over MIPI
CSI-2 at the beginning of each frame (after FS
short packet)
? Supports video data formats
- RGB666, RGB888, YCbCr444, YCbCr 422
24-bit and YCbCr 422 16-bit
- YCbCr inputs can be converted into RGB
before outputting and vice versa.
● I2C Interface
? Support for normal (100 kHz), fast mode (400
kHz) and ultrafast mode (2 MHz)
? Slave Mode
- To be used by an external Master to configure
all TC358840XBG internal registers, including
EDID_SRAM and panel control
- Support 2 I2C Slave Addresses (0x0F &
0x1F) selected through boot-strap pin (INT)
● Audio Output Interface
? Up to four I2S data lines for supporting
multi-Channel audio data (5.1 and 7.1)
? Maximum audio sample frequency supported is
192 kHz @8 CH
? Support 16, 18, 20 or 24-bit data (depend on
HDMI input stream)
? Support Master Clock output only
? Support 32 bit-wide time-slot only
? Output Audio Over Sampling clock (256fs)
? Either I2S or TDM Audio interface available
(pins are multiplexed)
? I2S Audio Interface
- Support Left or Right-justify with MSB first
? TDM (Time Division Multiplexed) Audio
Interface
- Fixed to 8 channels (depend on HDMI input
stream)
? Digital Audio Interface
- Supports HBR audio stream split across 4 I2S
lines if bandwidth higher than 12 MHz
● InfraRed (IR)
? Support NEC InfraRed protocol.
● Power supply inputs
? Core: 1.15V
? MIPI D-PHY: 1.2V
? I/O: 1.8V, 3.3V
? HDMI: 3.3V
? APLL: 3.3V
● Power Consumption during typical
operations
? 1920×1080 @60 fps: 420 mW (Dual D-PHY
link)
? 2560×1600 @60 fps: 504 mW (Dual D-PHY
link)
? 3840×2160 @30 fps: 520 mW (Dual D-PHY
link)
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NA |
23+ |
NA/ |
3280 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票 |
詢價 | ||
TOSHIBA/東芝 |
20+ |
BGA |
4314 |
原裝現(xiàn)貨 |
詢價 | ||
TOSHIBA |
2020+ |
BGA |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
TOSHIBA/東芝 |
24+ |
BGA |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
BGA |
20 |
TOSHIBA |
7200 |
全新原裝 |
詢價 | ||
TOS |
BGA |
893993 |
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
TOSHIBA |
24+ |
BGA |
23000 |
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價 | ||
TOSHIBA/東芝 |
22+ |
BGA |
50000 |
只做正品原裝,假一罰十,歡迎咨詢 |
詢價 | ||
TOSHIBA |
1842+ |
BGA |
100 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
TOSHIBA |
20+ |
BGA |
3000 |
全新原裝公司現(xiàn)貨
|
詢價 |