首頁>UPD48576236FF-E33-DW1-A>規(guī)格書詳情
UPD48576236FF-E33-DW1-A中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- UPD48576218F1-E18-DW1-A
- UPD48576236F1-E18-DW1-A
- UPD48576218F1-E24-DW1-A
- UPD48576209FF-E33-DW1-A
- UPD48576209FF-E24-DW1
- UPD48576209FF-E24-DW1-A
- UPD48576209FF-E25-DW1
- UPD48576209FF-E25-DW1-A
- UPD48576209FF-E33-DW1
- UPD48576218FF-E18-DW1
- UPD48576218FF-E18-DW1-A
- UPD48576218FF-E24-DW1
- UPD48576218FF-E24-DW1-A
- UPD48576218FF-E25-DW1
- UPD48576218FF-E25-DW1-A
- UPD48576218FF-E33-DW1
- UPD48576218FF-E33-DW1-A
- UPD48576236FF-E18-DW1-A
UPD48576236FF-E33-DW1-A規(guī)格書詳情
Features
? SRAM-type interface
? Double-data-rate architecture
? PLL circuitry
? Cycle time: 1.875 ns @ tRC = 15 ns
2.5 ns @ tRC = 15 ns
2.5 ns @ tRC = 20 ns
3.3 ns @ tRC = 20 ns
? Non-multiplexed addresses
? Multiplexing option is available.
? Data mask for WRITE commands
? Differential input clocks (CK and CK#)
? Differential input data clocks (DK and DK#)
? Data valid signal (QVLD)
? Programmable burst length: 2 / 4 / 8 (x9 / x18 / x36)
? User programmable impedance output (25 Ω - 60 Ω)
? JTAG boundary scan
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
RENESAS/瑞薩 |
23+ |
NA/ |
6250 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票 |
詢價 | ||
NEC |
23+ |
TSSOP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
NEC |
23+ |
SSOP |
8293 |
詢價 | |||
原裝RENESAS |
22+23+ |
BGA |
45019 |
絕對原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨 |
詢價 | ||
RENESAS/瑞薩 |
24+ |
BGA |
8120 |
全新原裝正品現(xiàn)貨 假一賠十 |
詢價 | ||
NEC |
24+ |
3000 |
自己現(xiàn)貨 |
詢價 | |||
NEC |
2021+ |
QFP |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
RENESAS/瑞薩 |
21+ |
BGA |
9800 |
只做原裝正品假一賠十!正規(guī)渠道訂貨! |
詢價 | ||
NEC |
2022 |
SOP |
300 |
全新原裝現(xiàn)貨熱賣 |
詢價 | ||
NEC |
97+ |
SSOP |
130 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價 |