首頁>A67L8316E-6>規(guī)格書詳情
A67L8316E-6中文資料歐密格數(shù)據(jù)手冊(cè)PDF規(guī)格書
A67L8316E-6規(guī)格書詳情
General Description
The AMIC Direct Bus Alternation? (DBA? ) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process. The A67L8316, A67L8318, A67L7332, A67L7336 SRAMs integrate a 256K X 16, 256K X 18, 128K X 32 or 128K X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write Read alternation. The positive edge triggered single clock input (CLK) controls all synchronous inputs passing through the registers.
Features
● Fast access time: 4.0/4.2/4.5/5.0 ns (143,133,117,100MHz)
● Direct Bus Alternation between READ and WRITE cycles allows 100 bus utilization
● Signal +3.3V ±5 power supply
● Individual Byte Write control capability
● Clock enable (CEN) pin to enable clock and suspend operations
● Clock-controlled and registered address, data and control signals
● Registered output for pipelined applications
● Three separate chip enables allow wide range of options for CE control, address pipelining
● Internally self-timed write cycle
● Selectable BURST mode (Linear or Interleaved)
● SLEEP mode (ZZ pin) provided
● Available in 100 pin LQFP package
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
AMICC |
23+ |
原廠原包 |
19960 |
只做進(jìn)口原裝 終端工廠免費(fèi)送樣 |
詢價(jià) | ||
AMIC |
06+31 |
5 |
公司優(yōu)勢(shì)庫(kù)存 熱賣中! |
詢價(jià) | |||
AMIC |
294 |
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu) |
詢價(jià) | ||||
AMIC |
23+ |
LQFP100 |
5000 |
原廠授權(quán)代理,海外優(yōu)勢(shì)訂貨渠道。可提供大量庫(kù)存,詳 |
詢價(jià) | ||
AMIC |
2016+ |
LQFP100 |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢價(jià) |