首頁>CY7C1313BV18>規(guī)格書詳情
CY7C1313BV18集成電路(IC)的存儲(chǔ)器規(guī)格書PDF中文資料
廠商型號(hào) |
CY7C1313BV18 |
參數(shù)屬性 | CY7C1313BV18 封裝/外殼為165-LBGA;包裝為卷帶(TR);類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA |
功能描述 | 18-Mbit QDR-II SRAM 4-Word Burst Architecture |
封裝外殼 | 165-LBGA |
文件大小 |
259.029 Kbytes |
頁面數(shù)量 |
23 頁 |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-21 23:00:00 |
CY7C1313BV18規(guī)格書詳情
Functional Description
The CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices.
Features
? Separate Independent Read and Write data ports
— Supports concurrent transactions
? 300-MHz clock for high bandwidth
? 4-Word Burst for reducing address bus frequency
? Double Data Rate (DDR) interfaces on both Read and Write ports (data transferred at 600 MHz) at 300 MHz
? Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
? Two input clocks for output data (C and C) to minimize clock-skew and flight-time mismatches
? Echo clocks (CQ and CQ) simplify data capture in high-speed systems
? Single multiplexed address input bus latches address inputs for both Read and Write ports
? Separate Port Selects for depth expansion
? Synchronous internally self-timed writes
? Available in x 8, x 9, x 18, and x 36 configurations
? Full data coherency providing most current data
? Core VDD = 1.8 (±0.1V); I/O VDDQ = 1.4V to VDD
? Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
? Offered in both lead-free and non-lead free packages
? Variable drive HSTL output buffers
? JTAG 1149.1 compatible test access port
? Delay Lock Loop (DLL) for accurate data placement
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
CY7C1313BV18-167BZCT
- 制造商:
Cypress Semiconductor Corp
- 類別:
集成電路(IC) > 存儲(chǔ)器
- 包裝:
卷帶(TR)
- 存儲(chǔ)器類型:
易失
- 存儲(chǔ)器格式:
SRAM
- 技術(shù):
SRAM - 同步,QDR II
- 存儲(chǔ)容量:
18Mb(1M x 18)
- 存儲(chǔ)器接口:
并聯(lián)
- 電壓 - 供電:
1.7V ~ 1.9V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
165-LBGA
- 供應(yīng)商器件封裝:
165-FBGA(13x15)
- 描述:
IC SRAM 18MBIT PARALLEL 165FBGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS(賽普拉斯) |
23+ |
LBGA165 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
NA/ |
4433 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
CYPRESS |
2016+ |
BGA |
1980 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
CY |
23+ |
BGA |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
CYPRESS |
24+ |
BGA |
36500 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
1922+ |
BGA |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
CY |
23+ |
QFP |
65600 |
詢價(jià) | |||
CYPRESS |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì). |
詢價(jià) | ||
CYPRESS |
22+23+ |
BGA |
43812 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) |
相關(guān)庫(kù)存
更多- CY7C1312V18-133BZC
- CY7C1312KV18-333BZC
- CY7C1312KV18-300BZXC
- CY7C131-30NC
- CY7C131-30JI
- CY7C1312KV18-300BZC
- CY7C1312KV18-300BZXI
- CY7C1313BV18-200BZC
- CY7C1313BV18-167BZC
- CY7C1313BV18-250BZC
- CY7C1313BV18-167BZXC
- CY7C1313BV18-200BZC
- CY7C1313BV18-300BZI
- CY7C1313BV18-167BZC
- CY7C1313BV18-200BZI
- CY7C1313BV18-250BZXC
- CY7C1313BV18-250BZXI
- CY7C1313BV18-200BZXI
- CY7C1313BV18-250BZC
- CY7C1313BV18-278BZC
- CY7C1313BV18-278BZI
- CY7C1313BV18-300BZXC
- CY7C1313BV18-278BZXI
- CY7C1313BV18-300BZC
- CY7C1313BV18-167BZXI
- CY7C1313BV18-250BZI
- CY7C1313BV18-200BZXC
- CY7C1313BV18-167BZI
- CY7C1313BV18-278BZXC
- CY7C1313BV18-300BZXI