首頁(yè)>CY7C1320JV18-300BZXI>規(guī)格書(shū)詳情
CY7C1320JV18-300BZXI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠商型號(hào) |
CY7C1320JV18-300BZXI |
功能描述 | 18-Mbit DDR-II SRAM 2-Word Burst Architecture |
文件大小 |
616.03 Kbytes |
頁(yè)面數(shù)量 |
26 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Cypress【賽普拉斯】 |
中文名稱(chēng) | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-4 17:48:00 |
相關(guān)芯片規(guī)格書(shū)
更多- CY7C1320CV18-200BZI
- CY7C1320CV18-200BZXI
- CY7C1320CV18-167BZC
- CY7C1320BV18-300BZXI
- CY7C1320JV18-300BZC
- CY7C1320CV18
- CY7C1320CV18-250BZC
- CY7C1320CV18-267BZXC
- CY7C1320CV18-267BZXI
- CY7C1320CV18-250BZXI
- CY7C1320CV18-200BZC
- CY7C1320JV18
- CY7C1320JV18-300BZI
- CY7C1320CV18-250BZI
- CY7C1320CV18-167BZI
- CY7C1320CV18-167BZXI
- CY7C1320JV18-300BZXC
- CY7C1320CV18-267BZI
CY7C1320JV18-300BZXI規(guī)格書(shū)詳情
Functional Description
The CY7C1316JV18, CY7C1916JV18, CY7C1318JV18, and CY7C1320JV18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a one-bit burst counter.
Features
■ 18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)
■ 300 MHz clock for high bandwidth
■ 2-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Synchronous internally self-timed writes
■ DDR-II operates with 1.5 cycle read latency when the DLL is
enabled
■ Operates similar to a DDR-I device with 1 cycle read latency in
DLL off mode
■ 1.8V core power supply with HSTL inputs and outputs
■ Variable drive HSTL output buffers
■ Expanded HSTL output voltage (1.4V–VDD)
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
2016+ |
FBGA165 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤(pán)原標(biāo)! |
詢(xún)價(jià) | ||
Cypress |
21+ |
FBGA165 |
13 |
原裝現(xiàn)貨假一賠十 |
詢(xún)價(jià) | ||
CYPRESS |
BGA |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢(xún)價(jià) | |||
Cypress |
23+ |
165-FBGA(13x15) |
209250 |
專(zhuān)業(yè)分銷(xiāo)產(chǎn)品!原裝正品!價(jià)格優(yōu)勢(shì)! |
詢(xún)價(jià) | ||
Cypress |
21+ |
165FBGA (13x15) |
13880 |
公司只售原裝,支持實(shí)單 |
詢(xún)價(jià) | ||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢(xún)價(jià) | ||
CYPRESS |
22+ |
FBGA |
10000 |
原裝正品優(yōu)勢(shì)現(xiàn)貨供應(yīng) |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
21+ |
84-TFBGA |
5280 |
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng) |
詢(xún)價(jià) |