首頁(yè)>CY7C1320KV18>規(guī)格書詳情
CY7C1320KV18集成電路(IC)的存儲(chǔ)器規(guī)格書PDF中文資料
廠商型號(hào) |
CY7C1320KV18 |
參數(shù)屬性 | CY7C1320KV18 封裝/外殼為165-LBGA;包裝為卷帶(TR);類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA |
功能描述 | 18-Mbit DDR II SRAM Two-Word Burst Architecture |
文件大小 |
1.0195 Mbytes |
頁(yè)面數(shù)量 |
32 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-6 20:00:00 |
相關(guān)芯片規(guī)格書
更多- CY7C1320CV18-200BZI
- CY7C1320CV18-200BZXI
- CY7C1320CV18-167BZC
- CY7C1320JV18-300BZC
- CY7C1320CV18
- CY7C1320CV18-250BZC
- CY7C1320CV18-267BZXC
- CY7C1320CV18-267BZXI
- CY7C1320CV18-250BZXI
- CY7C1320CV18-200BZC
- CY7C1320JV18
- CY7C1320JV18-300BZI
- CY7C1320CV18-250BZI
- CY7C1320CV18-167BZI
- CY7C1320CV18-167BZXI
- CY7C1320JV18-300BZXC
- CY7C1320CV18-267BZI
- CY7C1320CV18-167BZXC
CY7C1320KV18規(guī)格書詳情
Functional Description
The CY7C1316KV18, CY7C1916KV18, CY7C1318KV18, and CY7C1320KV18 are 1.8 V synchronous pipelined SRAM equipped with DDR II architecture. The DDR II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter.
Features
■ 18-Mbit density (2 M × 8, 2 M × 9, 1 M × 18, 512 K × 36)
■ 333-MHz clock for high bandwidth
■ Two-word burst for reducing address bus frequency
■ Double data rate (DDR) interfaces (data transferred at 666 MHz) at 333 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems
■ Synchronous internally self-timed writes
■ DDR II operates with 1.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to DDR-I device with 1 cycle read latency when DOFF is asserted LOW
■ 1.8 V core power supply with HSTL inputs and outputs
■ Variable drive HSTL output buffers
■ Expanded HSTL output voltage (1.4 V–VDD)
? Supports both 1.5 V and 1.8 V I/O supply
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ JTAG 1149.1 compatible test access port
■ Phase locked loop (PLL) for accurate data placement
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
CY7C1320KV18-250BZCT
- 制造商:
Cypress Semiconductor Corp
- 類別:
集成電路(IC) > 存儲(chǔ)器
- 包裝:
卷帶(TR)
- 存儲(chǔ)器類型:
易失
- 存儲(chǔ)器格式:
SRAM
- 技術(shù):
SRAM - 同步,DDR II
- 存儲(chǔ)容量:
18Mb(512K x 36)
- 存儲(chǔ)器接口:
并聯(lián)
- 電壓 - 供電:
1.7V ~ 1.9V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
165-LBGA
- 供應(yīng)商器件封裝:
165-FBGA(13x15)
- 描述:
IC SRAM 18MBIT PARALLEL 165FBGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Cypress(賽普拉斯) |
23+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
24+ |
BGA |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
BGA |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
CYPRESS/賽普拉斯 |
21+ |
BGA |
1709 |
詢價(jià) | |||
CYPRESS/賽普拉斯 |
21+ |
BGA |
6000 |
全新原裝 公司現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
21+ |
BGA |
136 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
CYPRESS |
2016+ |
FBGA165 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤原標(biāo)! |
詢價(jià) | ||
Cypress Semiconductor Corp |
21+ |
119-BGA |
5280 |
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng) |
詢價(jià) | ||
Cypress(賽普拉斯) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價(jià) |
相關(guān)庫(kù)存
更多- CY7C1320JV18-300BZXI
- CY7C1320CV18-250BZXC
- CY7C1320CV18-200BZXC
- CY7C1320CV18-250BZXC
- CY7C1320CV18
- CY7C1320CV18-267BZXC
- CY7C1320CV18-267BZC
- CY7C1320KV18-333BZC
- CY7C1320KV18-300BZXC
- CY7C1320KV18-333BZXC
- CY7C1320KV18-250BZC
- CY7C1320KV18-300BZC
- CY7C1320KV18-250BZI
- CY7C1320KV18-250BZXC
- CY7C1320KV18-250BZXI