首頁>CY7C1340G-200AXI>規(guī)格書詳情

CY7C1340G-200AXI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

CY7C1340G-200AXI
廠商型號(hào)

CY7C1340G-200AXI

功能描述

4-Mbit (128K x 32) Pipelined DCD Sync SRAM

文件大小

349.45 Kbytes

頁面數(shù)量

16

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-20 20:00:00

CY7C1340G-200AXI規(guī)格書詳情

Functional Description[1]

The CY7C1340G SRAM integrates 128K x 32 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK).

Features

? Registered inputs and outputs for pipelined operation

? Optimal for performance (Double-Cycle deselect)

— Depth expansion without wait state

? 128K × 32 common I/O architecture

? 3.3V core power supply (VDD)

? 3.3V / 2.5V I/O power supply (VDDQ)

? Fast clock-to-output times

— 2.6 ns (for 250-MHz device)

? Provide high-performance 3-1-1-1 access rate

? User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences

? Separate processor and controller address strobes

? Synchronous self-timed writes

? Asynchronous Output Enable

? Available in lead-free 100-Pin TQFP package

? “ZZ” Sleep Mode option

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
CYPRESS/賽普拉斯
23+
NA/
187
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價(jià)
CYP
1948+
PLCC52
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
CYPRESS/賽普拉斯
22+
PLCC52
20000
原裝現(xiàn)貨,實(shí)單支持
詢價(jià)
CYPRESS
2339+
PLCC
5650
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢庫存!
詢價(jià)
CYP
2048+
PLCC52
9852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
CY
24+
PLCC52
400
詢價(jià)
CY
23+
陶瓷高頻管
9526
詢價(jià)
CY
23+
PLCC-52
3200
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售!
詢價(jià)
CYPRESS
22+23+
PLCC
37154
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
CYPRESS
2023+
PLCC52
50000
原裝現(xiàn)貨
詢價(jià)