首頁(yè)>CYP15G0402DX-BGC>規(guī)格書(shū)詳情
CYP15G0402DX-BGC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
相關(guān)芯片規(guī)格書(shū)
更多- CYP15G0401DXB
- CYP15G0401DXB-BGC
- CYP15G0401DXB-BGI
- CYP15G0402DX
- CYP15G0401RB-BGC
- CYP15G0401RB-BGXI
- CYP15G0402DXB-BGC
- CYP15G0401RB-BGXC
- CYP15G0401DXB-BGXC
- CYP15G0401DXB-BGI
- CYP15G0402DXB-BGXI
- CYP15G0401DXB
- CYP15G0401TB-BGC
- CYP15G0402DXB
- CYP15G0401TB-BGXI
- CYP15G0402DXB-BGXC
- CYP15G0401RB
- CYP15G0401RB-BGI
CYP15G0402DX-BGC規(guī)格書(shū)詳情
Functional Description
The CYP15G0402DX Quad HOTLinkII? SERDES is a point-to-point communications building block allowing the transfer of pre-encoded data over high-speed serial links (optical fiber, balanced, and unbalanced copper transmission lines) at speeds ranging from 200 to 1500 MBaud per serial link.
Each transmit channel accepts pre-encoded 10-bit transmission characters in an input register, serializes each character, and drives it out a PECL-compatible differential line driver. Each receive channel accepts a serial data stream at a differential line receiver, deserializes the stream into 10-bit characters, frames these characters to the proper 10-bit character boundaries, and this data becomes register outputs with a recovered character clock. Figure 1 illustrates typical connections between independent systems and a CYP15G0402DX.
As a second-generation HOTLink device, the CYP15G0402DX extends the HOTLink family to faster data rates, while maintaining serial link compatibility with other HOTLink devices.
Features
? Second generation HOTLink? technology
? Fibre-Channel and Gigabit-Ethernet-compliant
? 10-bit unencoded data transport
— Aggregate throughput of 12 GB/s
? Selectable parity check/generate
? Four independently controlled 10-bit channels
? Selectable input clocking options
? User selectable framing character
— +Comma, ±comma, or full K28.5 detect
— Single or multicharacter framer for character alignment
— Low-latency option
? Synchronous parallel input interface
— User-configurable threshold level
— Compatible with LVTTL, LVCMOS, LVTTL
? Synchronous parallel output interface
— Compatible with LVTTL, LVCMOS, LVTTL
? 200-to-1500 MBaud serial signaling rate
? Internal PLLs with no external PLL components
— Separate clock and data-recovery PLL per channel
— Common transmit clock multiplier PLL
? Differential PECL-compatible serial inputs
? Differential PECL-compatible serial outputs
— Source matched for 50? transmission lines
— No external resistors required
— Adjustable amplitude for 100? or 150? balanced loads
? Compatible with fiber-optic modules and copper cables
? JTAG boundary scan
? Built-in self-test (BIST) for at-speed link testing
? Per-channel Link Quality Indicator
— Analog signal detect
— Digital signal detect
? Low-power 3W typical
? 256-ball BGA
? 0.25μ BiCMOS technology
產(chǎn)品屬性
- 型號(hào):
CYP15G0402DX-BGC
- 制造商:
CYPRESS
- 制造商全稱:
Cypress Semiconductor
- 功能描述:
Quad HOTLinkII SERDES
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
24+ |
原廠封裝 |
6940 |
優(yōu)勢(shì)現(xiàn)貨 |
詢價(jià) | ||
CYP |
2339+ |
N/A |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
詢價(jià) | ||
CYPRESS |
2020+ |
BGA256 |
35 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可 |
詢價(jià) | ||
CYPRESS |
2020+ |
BGA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
BGA |
3000 |
一級(jí)代理原廠VIP渠道,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、 |
詢價(jià) | ||
CYPRESS |
23+ |
BGA |
8650 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣(mài)! |
詢價(jià) | ||
24+ |
N/A |
73000 |
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇 |
詢價(jià) | |||
CYPRESS/賽普拉斯 |
2021+ |
BGA256 |
100500 |
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
CYPRESS |
24+ |
BGA |
315 |
詢價(jià) | |||
Cypress |
22+ |
256BGA |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) |