首頁(yè)>GS8161E18BT-150>規(guī)格書(shū)詳情
GS8161E18BT-150中文資料GSI數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
相關(guān)芯片規(guī)格書(shū)
更多- GS8161E18BGT-200IV
- GS8161E18BGD-250I
- GS8161E18BGD-250V
- GS8161E18BGD-150IV
- GS8161E18BGT-150
- GS8161E18BGD-250
- GS8161E18BGD-150
- GS8161E18BGT-200V
- GS8161E18BGD-200I
- GS8161E18BGD-150V
- GS8161E18BGD-200IV
- GS8161E18BGT-200
- GS8161E18BGT-250V
- GS8161E18BT
- GS8161E18BGT-150V
- GS8161E18BGT-200I
- GS8161E18BGT-250IV
- GS8161E18BGD-200V
GS8161E18BT-150規(guī)格書(shū)詳情
Functional Description
Applications
The GS8161E18B(T/D)/GS8161E32B(D)/GS8161E36B(T/D) is a 18,874,368-bit high performance synchronous SRAM with a 2-bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications, ranging from DSP main store to networking chip set support.
Features
? FT pin for user-configurable flow through or pipeline operation
? Dual Cycle Deselect (DCD) operation
? IEEE 1149.1 JTAG-compatible Boundary Scan
? 2.5 V or 3.3 V +10/–10 core power supply
? 2.5 V or 3.3 V I/O supply
? LBO pin for Linear or Interleaved Burst mode
? Internal input resistors on mode pins allow floating mode pins
? Default to Interleaved Pipeline mode
? Byte Write (BW) and/or Global Write (GW) operation
? Internal self-timed write cycle
? Automatic power-down for portable applications
? JEDEC-standard 100-lead TQFP package
? RoHS-compliant 100-lead TQFP and 165-bump BGA packages available
產(chǎn)品屬性
- 型號(hào):
GS8161E18BT-150
- 制造商:
GSI
- 制造商全稱:
GSI Technology
- 功能描述:
1M x 18, 512K x 36, 512K x 36 18Mb Sync Burst SRAMs