首頁>HD74HCT533>規(guī)格書詳情
HD74HCT533中文資料日立數(shù)據(jù)手冊PDF規(guī)格書
HD74HCT533規(guī)格書詳情
Description
When the latch enable input is high, the Q outputs of HD74HCT373 will follow the D inputs and the Q outputs of HD74HCT533 will follow the inversion of the D inputs. When the latch enable goes low, data at the D inputs will be retained at the outputs until latch enable returns high again. When a high logic level is applied to the output control input, all outputs go to a high impedance state, regardless of what signals present at the other inputs and the state of the storage elements.
Features
? LSTTL Output Logic Level Compatibility as well as CMOS Output Compatibility
? High Speed Operation: tpd (Data to Q) = 14 ns typ (CL = 50 pF)
? High Output Current: Fanout of 15 LSTTL Loads
? Wide Operating Voltage: VCC = 4.5 to 5.5 V
? Low Input Current: 1 μA max
? Low Quiescent Supply Current: ICC (static) = 4 μA max (Ta = 25°C)
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HIT |
23+ |
SOP |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
RENESAS/瑞薩 |
21+ |
SOP5.2 |
1416 |
詢價(jià) | |||
RENESAS/瑞薩 |
24+ |
SOP5.2 |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
HIT |
23+ |
SOP205.2 |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | ||
RENESAS/瑞薩 |
21+ |
SOP5.2 |
6000 |
全新原裝 公司現(xiàn)貨 |
詢價(jià) | ||
HIT |
00+ |
SOP |
3960 |
全新原裝進(jìn)口自己庫存優(yōu)勢 |
詢價(jià) | ||
HITACHI |
2023+ |
SOP20 |
4165 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價(jià) | ||
HITACHI |
22+ |
SOT-2873&NBS |
3200 |
全新原裝品牌專營 |
詢價(jià) | ||
RENESAS/瑞薩 |
/ROHS.original |
原封 |
22102 |
電子元件,供應(yīng) -正納電子/ 元器件IC -MOS -MCU. |
詢價(jià) | ||
RENESAS(瑞薩)/IDT |
1923+ |
SOIC-20_53MM |
2260 |
向鴻只做原裝正品,我們沒有假貨!倉庫庫存優(yōu)勢 |
詢價(jià) |