首頁(yè)>HY57V161610D-I>規(guī)格書(shū)詳情

HY57V161610D-I中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

HY57V161610D-I
廠商型號(hào)

HY57V161610D-I

功能描述

2 Banks x 512K x 16 Bit Synchronous DRAM

文件大小

574.35 Kbytes

頁(yè)面數(shù)量

11 頁(yè)

生產(chǎn)廠商 Hynix Semiconductor
企業(yè)簡(jiǎn)稱

Hynix海力士

中文名稱

海力士半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-5 15:38:00

HY57V161610D-I規(guī)格書(shū)詳情

DESCRIPTION

THE Hynix HY57V161610D is a 16,777,216-bits CMOS Synchronous DRAM, ideallysuited for the Mobile applications which require low power consumption and industrial temperature range. HY57V161610D is organized as 2banks of 524,288x16.

HY57V161610D is offering fully synchronous operation referenced to a positive edge clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high band width. All input and output voltage levels are compatible with LVTTL.

Programmable options include the length of pipeline (Read latency of 1,2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipeline design is not restricted by a `2N` rule.)

FEATURES

? Single 3.0V to 3.6V power supplyNote1)

? All device pins are compatible with LVTTL interface

? JEDEC standard 400mil 50pin TSOP-II with 0.8mm of pin pitch

? All inputs and outputs referenced to positive edge of system clock

? Data mask function by UDQM/LDQM

? Internal two banks operation

? Auto refresh and self refresh

? 4096 refresh cycles / 64ms

? Programmable Burst Length and Burst Type

- 1, 2, 4, 8 and Full Page for Sequence Burst

- 1, 2, 4 and 8 for Interleave Burst

? Programmable CASLatency ; 1, 2, 3 Clocks

產(chǎn)品屬性

  • 型號(hào):

    HY57V161610D-I

  • 制造商:

    HYNIX

  • 制造商全稱:

    Hynix Semiconductor

  • 功能描述:

    2 Banks x 512K x 16 Bit Synchronous DRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
HYNIX
19+
256800
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價(jià)
HYUNDAI
23+
SSOP
5000
原裝正品,假一罰十
詢價(jià)
HYXIN
2020+
TSOP-50
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增
詢價(jià)
HYNIX
22+
TSOP
10000
原裝正品優(yōu)勢(shì)現(xiàn)貨供應(yīng)
詢價(jià)
Skhynix
1844+
6528
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!!
詢價(jià)
現(xiàn)代
19+
QFN
20000
原裝現(xiàn)貨假一罰十
詢價(jià)
HYN
2021+
TSOP2
100500
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢價(jià)
現(xiàn)代
23+
QFN
7300
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
HYXIN
DTSOP-50
68900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價(jià)
現(xiàn)代
24+
QFN
35200
一級(jí)代理/放心采購(gòu)
詢價(jià)