首頁>HY57V641620HGLT-PI>規(guī)格書詳情

HY57V641620HGLT-PI中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書

HY57V641620HGLT-PI
廠商型號

HY57V641620HGLT-PI

功能描述

4 Banks x 1M x 16Bit Synchronous DRAM

文件大小

145.13 Kbytes

頁面數(shù)量

12

生產(chǎn)廠商 Hynix Semiconductor
企業(yè)簡稱

Hynix海力士

中文名稱

海力士半導(dǎo)體官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-9 17:35:00

HY57V641620HGLT-PI規(guī)格書詳情

DESCRIPTION

The Hynix HY57V641620HG is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the Mobile applications r which require low power consumption and extended temperature range. HY57V641620HG is organized as 4banks of 1,048,576x16. HY57V641620HG is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.

FEATURES

? Single 3.3±0.3V power supplyNote)

? All device pins are compatible with LVTTL interface

? JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch

? All inputs and outputs referenced to positive edge of system clock

? Data mask function by UDQM or LDQM

? Internal four banks operation

? Auto refresh and self refresh

? 4096 refresh cycles / 64ms

? Programmable Burst Length and Burst Type

- 1, 2, 4, 8 or Full page for Sequential Burst

- 1, 2, 4 or 8 for Interleave Burst

? Programmable CASLatency ; 2, 3 Clocks

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
HYNIX
24+
TSOP-54
4650
詢價
HYNIX
22+
TSOP
10000
原裝正品優(yōu)勢現(xiàn)貨供應(yīng)
詢價
HYNIX
22+
SOP
5000
絕對進口原裝現(xiàn)貨
詢價
ALTERA
23+
65480
詢價
HY
22+23+
TSOP
36980
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
HYNIX
TSOP
68900
原包原標簽100%進口原裝常備現(xiàn)貨!
詢價
HY
23+
TSSOP
6800
專注配單,只做原裝進口現(xiàn)貨
詢價
HYNIX-專營
TSOP54
53650
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價
HYNIX
24+
TSOP
168
詢價
1815+
TSOP
6528
只做原裝正品假一賠十為客戶做到零風險!!
詢價