首頁>ISPLSI2064V-100LT100I>規(guī)格書詳情
ISPLSI2064V-100LT100I中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- ISPLSI2032VL-180LB49
- ISPLSI2032VL-110LT44
- ISPLSI2032VL-135LT44
- ISPLSI2032VL-135LT48
- ISPLSI2032VL-110LJ44
- ISPLSI2032VL-180LJ44
- ISPLSI2032VL-180LT48
- ISPLSI2032VL-135LJ44
- ISPLSI2032VL-110LB49
- ISPLSI2032VL-135LT44I
- ISPLSI2032VL
- ISPLSI2032VL-180LT44
- ISPLSI2064V-100LJ44
- ISPLSI2064V-100LJ44I
- ISPLSI2064V-100LJ84I
- ISPLSI2064V-100LT100
- ISPLSI2064V-100LJ84
- ISPLSI2032VE300LTN48I
ISPLSI2064V-100LT100I規(guī)格書詳情
Description
The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.
Features
? HIGH DENSITY PROGRAMMABLE LOGIC
— 2000 PLD Gates
— 64 and 32 I/O Pin Versions, Four Dedicated Inputs
— 64 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
? 3.3V LOW VOLTAGE 2064 ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
— The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064
? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 100MHz Maximum Operating Frequency
— tpd = 7.5ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
產(chǎn)品屬性
- 型號:
ISPLSI2064V-100LT100I
- 制造商:
LATTICE
- 制造商全稱:
Lattice Semiconductor
- 功能描述:
3.3V High Density Programmable Logic
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
LATTE/萊迪斯 |
23+ |
NA/ |
480 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
LATTICE |
22+ |
QFP |
25000 |
只做原裝進口現(xiàn)貨,專注配單 |
詢價 | ||
LATTICE |
99+ |
130 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
LATTICE |
23+ |
NA |
117 |
專做原裝正品,假一罰百! |
詢價 | ||
LATT |
QFP |
68500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
ISPLSI2064V-100LT44 |
25 |
25 |
詢價 | ||||
LAT |
23+ |
65480 |
詢價 | ||||
LATT |
2000 |
QFP |
460 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價 | ||
LATTICE |
24+ |
PLCC44 |
16800 |
絕對原裝進口現(xiàn)貨,假一賠十,價格優(yōu)勢!? |
詢價 | ||
LATTICE |
24+ |
QFP |
2250 |
100%全新原裝公司現(xiàn)貨供應!隨時可發(fā)貨 |
詢價 |