首頁(yè)>ISPLSI2064V-80LJ84I>規(guī)格書詳情

ISPLSI2064V-80LJ84I中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書

ISPLSI2064V-80LJ84I
廠商型號(hào)

ISPLSI2064V-80LJ84I

功能描述

3.3V High Density Programmable Logic

文件大小

179.68 Kbytes

頁(yè)面數(shù)量

14 頁(yè)

生產(chǎn)廠商 Lattice Semiconductor
企業(yè)簡(jiǎn)稱

Lattice萊迪思

中文名稱

萊迪思半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-18 22:30:00

ISPLSI2064V-80LJ84I規(guī)格書詳情

Description

The ispLSI 2064V is a High Density Programmable Logic Device available in 64 and 32 I/O-pin versions. The device contains 64 Registers, four Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2064V features in-system programmability through the Boundary Scan Test Access Port (TAP). The ispLSI 2064V offers non-volatile reprogrammability of the logic, as well as the interconnect, to provide truly reconfigurable systems.

Features

? HIGH DENSITY PROGRAMMABLE LOGIC

— 2000 PLD Gates

— 64 and 32 I/O Pin Versions, Four Dedicated Inputs

— 64 Registers

— High Speed Global Interconnect

— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.

— Small Logic Block Size for Random Logic

? 3.3V LOW VOLTAGE 2064 ARCHITECTURE

— Interfaces with Standard 5V TTL Devices

— The 64 I/O Pin Version is Fuse Map Compatible with 5V ispLSI 2064

? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 100MHz Maximum Operating Frequency

— tpd = 7.5ns Propagation Delay

— Electrically Erasable and Reprogrammable

— Non-Volatile

— 100 Tested at Time of Manufacture

— Unused Product Term Shutdown Saves Power

? IN-SYSTEM PROGRAMMABLE

— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)

— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of Wired-OR or Bus Arbitration Logic

— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality

— Reprogram Soldered Devices for Faster Prototyping

? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAs

— Enhanced Pin Locking Capability

— Three Dedicated Clock Input Pins

— Synchronous and Asynchronous Clocks

— Programmable Output Slew Rate Control

— Flexible Pin Placement

— Optimized Global Routing Pool Provides Global Interconnectivity

? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING

— Superior Quality of Results

— Tightly Integrated with Leading CAE Vendor Tools

— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?

— PC and UNIX Platforms

產(chǎn)品屬性

  • 型號(hào):

    ISPLSI2064V-80LJ84I

  • 制造商:

    LATTICE

  • 制造商全稱:

    Lattice Semiconductor

  • 功能描述:

    3.3V High Density Programmable Logic

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
LATTICE
2020+
QFP
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增
詢價(jià)
LAT
1997
40
原裝正品長(zhǎng)期供貨,如假包賠包換 徐小姐13714450367
詢價(jià)
LATTICE/萊迪斯
23+
TQFP
3000
一級(jí)代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價(jià)
LATTICE
20+
TQFP100
11520
特價(jià)全新原裝公司現(xiàn)貨
詢價(jià)
LATTICE
22+
NA
2000
絕對(duì)全新原裝現(xiàn)貨
詢價(jià)
LATTICE
NA
5650
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
詢價(jià)
LATTICE/萊迪斯
22+
TQFP100
6521
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
LATTICE
22+23+
TQFP100
22252
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
LATTICE/萊迪斯
2022
QFP
80000
原裝現(xiàn)貨,OEM渠道,歡迎咨詢
詢價(jià)
Lattice
23+
TQFP-100
7000
絕對(duì)全新原裝!100%保質(zhì)量特價(jià)!請(qǐng)放心訂購(gòu)!
詢價(jià)