首頁(yè)>K4H283238E-TCA0>規(guī)格書詳情
K4H283238E-TCA0中文資料三星數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多K4H283238E-TCA0規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產(chǎn)品屬性
- 型號(hào):
K4H283238E-TCA0
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SAMSUNG/三星 |
19+ |
BGA |
12606 |
進(jìn)口原裝現(xiàn)貨 |
詢價(jià) | ||
SAMSUNG |
2020+ |
TSOP |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
SAMSUNG |
23+ |
TSOP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | ||
SAMSUNG |
21+ |
FBGA |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
SAMSUNG |
2023+ |
TSOP |
5378 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價(jià) | ||
DLZ |
22+ |
TSSOP56 |
354000 |
詢價(jià) | |||
SAM |
23+ |
NA |
110 |
專做原裝正品,假一罰百! |
詢價(jià) | ||
1023+ |
TSOP |
8 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | |||
SAMSUNG |
22+ |
BGA |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
SAMSUNG |
23+ |
BGA |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售 |
詢價(jià) |