首頁>K4H510838M-TCA0>規(guī)格書詳情
K4H510838M-TCA0中文資料三星數據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多K4H510838M-TCA0規(guī)格書詳情
Features
? Double-data-rate architecture; two data transfers per clock cycle
? Bidirectional data strobe(DQS)
? Four banks operation
? Differential clock inputs(CK and CK)
? DLL aligns DQ and DQS transition with CK transition
? MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
? All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
? Data I/O transactions on both edges of data strobe
? Edge aligned data output, center aligned data input
? LDM,UDM/DM for write masking only
? Auto & Self refresh
? 15.6us refresh interval(4K/64ms refresh)
? Maximum burst refresh cycle : 8
? 66pin TSOP II package
產品屬性
- 型號:
K4H510838M-TCA0
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
24+ |
35200 |
一級代理/放心采購 |
詢價 | |||
SAMSUNG/三星 |
21+ |
TSSOP |
6000 |
原裝正品 |
詢價 | ||
SAMSUNG/三星 |
22+ |
TSOP |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應,支持實單! |
詢價 | ||
SAMSUNG/三星 |
23+ |
TSSOP |
5000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 | ||
SAMSANG |
19+ |
TSOP |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 | ||
SAMSUNG/三星 |
2021+ |
TSOP |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
SAMSUNG/三星 |
24+ |
TSOP |
25500 |
授權代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價銷售 |
詢價 | ||
SAMSUNG/三星 |
23+ |
TSSOP |
6850 |
只做原廠原裝正品現(xiàn)貨!假一賠十! |
詢價 | ||
SAMSUNG |
22+ |
TSSOP |
8000 |
原裝正品支持實單 |
詢價 | ||
SAMSUNG/三星 |
23+ |
TSSOP |
10000 |
公司只做原裝正品 |
詢價 |