首頁>LMK04832MPAPSEP>規(guī)格書詳情

LMK04832MPAPSEP中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

LMK04832MPAPSEP
廠商型號

LMK04832MPAPSEP

功能描述

LMK04832-SEP Space Grade Ultra-Low-Noise JESD204B/C Dual-Loop Clock Jitter Cleaner

文件大小

3.35052 Mbytes

頁面數(shù)量

103

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI德州儀器

中文名稱

美國德州儀器公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-3-10 13:32:00

人工找貨

LMK04832MPAPSEP價格和庫存,歡迎聯(lián)系客服免費人工找貨

LMK04832MPAPSEP規(guī)格書詳情

1 Features

? VID#: V62/22612

– Total ionizing dose 30 krad (ELDRS-free)

– SEL immune >43 MeV × cm2/mg

– SEFI immune >43 MeV × cm2/mg

? Ambient temperature range: –55°C to 125°C

? Maximum clock output frequency: 3255 MHz

? Multi-mode: dual PLL, single PLL, and clock

distribution

? 6-GHz external VCO or distribution input

? Ultra-low noise, at 2500 MHz:

– 54-fs RMS jitter (12 kHz to 20 MHz)

– 64-fs RMS jitter (100 Hz to 20 MHz)

– –157.6-dBc/Hz noise floor

? Ultra-low noise, at 3200 MHz:

– 61-fs RMS jitter (12 kHz to 20 MHz)

– 67-fs RMS jitter (100 Hz to 100 MHz)

– –156.5-dBc/Hz noise floor

? PLL2

– PLL FOM of –230 dBc/Hz

– PLL 1/f of –128 dBc/Hz

– Phase detector rate up to 320 MHz

– Two integrated VCOs: 2440 to 2600 MHz

and 2945 to 3255 MHz

? Up to 14 differential device clocks

– CML, LVPECL, LCPECL, HSDS, LVDS, and

2xLVCMOS programmable outputs

? Up to 1 buffered VCXO/XO output

– LVPECL, LVDS, 2xLVCMOS programmable

? 1-1023 CLKOUT divider

? 1-8191 SYSREF divider

? 25-ps step analog delay for SYSREF clocks

? Digital delay and dynamic digital delay for device

clocks and SYSREF

? Holdover mode with PLL1

? 0-delay with PLL1 or PLL2

2 Applications

? Communications payloads

? Radar imaging payload

? Command and data handling

3 Description

The LMK04832-SEP is a high performance clock

conditioner with JEDEC JESD204B/C support for

space applications.

The 14 clock outputs from PLL2 can be configured

to drive seven JESD204B/C converters or other logic

devices using device and SYSREF clocks. SYSREF

can be provided using both DC and AC coupling.

Not limited to JESD204B/C applications, each of the

14 outputs can be individually configured as highperformance

outputs for traditional clocking systems.

This device can be configured for operation in dual

PLL, single PLL, or clock distribution modes with or

without SYSREF generation or reclocking. PLL2 may

operate with either internal or external VCO.

The high performance combined with features like the

ability to trade off between power and performance,

dual VCOs, dynamic digital delay, and holdover allows

to provide flexible high performance clocking trees.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI(德州儀器)
23+
WQFN-64(9x9)
15000
專業(yè)幫助客戶找貨 配單,誠信可靠!
詢價
TI(德州儀器)
2405+
Original
50000
只做原裝優(yōu)勢現(xiàn)貨庫存,渠道可追溯
詢價
TI(德州儀器)
23+
N/A
6000
原裝正品 支持實單
詢價
TI
24+
QFN-64
10000
一級代理保證進口原裝正品現(xiàn)貨假一罰十價格合理
詢價
TI/德州儀器
23+
8355
只做原裝現(xiàn)貨/實單可談/支持含稅拆樣
詢價
Texas Instruments
24+
64-WFQFN 裸露焊盤
9350
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證
詢價
TI/德州儀器
23+
WQFN64
9990
只有原裝
詢價
TI/德州儀器
2324+
NA
78920
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口
詢價
TI(德州儀器)
2021+
WQFN-64(9x9)
499
詢價
TI(德州儀器)
2447
WQFN-64(9x9)
315000
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價