首頁>LMK5B33216_V01>規(guī)格書詳情
LMK5B33216_V01中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
LMK5B33216_V01 |
功能描述 | LMK5B33216 3-DPLL, 3-APLL, 2-IN, 16-OUT Network Synchronizer With BAW VCO for Ethernet-Based Networking Applications |
文件大小 |
6.2205 Mbytes |
頁面數(shù)量 |
102 頁 |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI【德州儀器】 |
中文名稱 | 美國德州儀器公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-5 23:00:00 |
相關(guān)芯片規(guī)格書
更多LMK5B33216_V01規(guī)格書詳情
1 Features
? Ultra-low jitter BAW VCO based Ethernet clocks
– 42-fs typical/ 60-fs maximum RMS jitter at
312.5 MHz
– 47-fs typical/ 65-fs maximum RMS jitter at
156.25 MHz
? 3 high-performance Digital Phase Locked Loops
(DPLLs) with paired Analog Phase Locked Loops
(APLLs)
– Programmable DPLL loop bandwidth from 1
mHz to 4 kHz
– < 1-ppt DCO frequency adjustment step size
? 2 differential or single-ended DPLL inputs
– 1-Hz (1-PPS) to 800-MHz input frequency
– Digital holdover and hitless switching
? 16 differential outputs with programmable HSDS/
LVPECL, LVDS and HSCL output formats
– Up to 20 total frequency outputs when
configured with 6 LVCMOS frequency outputs
– 1-Hz (1-PPS) to 1250-MHz output frequency
with programmable swing and common mode
– PCIe Gen 1 to 6 compliant
? I2C or 3-wire/4-wire SPI interface
2 Applications
? Wired networking
– Inter/Intra DC interconnect
– Timing card
– Line card
– Fixed card (pizza box)
? SyncE (G.8262), SONET/SDH (Stratum 3/3E,
G.813, GR-1244, GR-253), IEEE 1588 PTP
secondary clock
? Jitter cleaning, wander attenuation and reference
clock generation for 56G/112G PAM-4 SerDes
? 100G-800G data center switches, core routers,
edge routers, WLAN
? Data center and enterprise computing
– Smart Network Interface Card (NIC)
? Optical Transport Networks (OTN G.709)
? Broadband fixed line access
? Industrial
– Test and measurement
– Medical imaging
3 Description
The LMK5B33216 is a high-performance network
synchronizer and jitter cleaner designed to meet the
stringent requirements of ethernet-based networking
applications with < 5-ns timing accuracy (class D).
The network synchronizer integrates three DPLLs to
provide hitless switching and jitter attenuation with
programmable loop bandwidth and no external loop
filters, maximizing flexibility and ease of use. Each
DPLL phase locks a paired APLL to a reference input.
APLL3 features ultra high performance PLL with TI's
proprietary Bulk Acoustic Wave (BAW) technology
and can generate 312.5 MHz output clocks with 42-
fs typical / 60-fs maximum RMS jitter irrespective
of the DPLL reference input frequency and jitter
characteristics. APLL2 and APLL1 provide options for
a second or third frequency and/or synchronization
domain.
Reference validation circuitry monitors the DPLL
reference clocks and performs a hitless switch
between them upon detecting a switchover event.
Zero delay and phase buildout may be enabled to
control the phase relationship from input to outputs.
The device is fully programmable through I2C or SPI
interface. The onboard EEPROM can be used to
customize system start-up clocks. The device also
features factory default ROM profiles as fallback
options.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
23+ |
VQFN64(9x9) |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
TI(德州儀器) |
23+ |
VQFN64(9x9) |
3238 |
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對(duì)接 |
詢價(jià) | ||
TI(德州儀器) |
23+ |
VQFN64(9x9) |
6000 |
誠信服務(wù),絕對(duì)原裝原盤 |
詢價(jià) | ||
TI/德州儀器 |
2324+ |
NA |
78920 |
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口 |
詢價(jià) | ||
TI |
24+ |
NA |
4275 |
專注TI原裝正品代理分銷,認(rèn)準(zhǔn)水星電子 |
詢價(jià) | ||
TI(德州儀器) |
1923+ |
QFM-6(7x5) |
2260 |
向鴻只做原裝正品,我們沒有假貨!倉庫庫存優(yōu)勢(shì) |
詢價(jià) | ||
TI(德州儀器) |
22+ |
QFM-6(7x5) |
9852 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價(jià) | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價(jià) | ||
TI德州儀器 |
22+ |
24000 |
原裝正品現(xiàn)貨,實(shí)單可談,量大價(jià)優(yōu) |
詢價(jià) | |||
Texas Instruments |
24+ |
- |
9350 |
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證 |
詢價(jià) |