首頁>LMK5C33216ARGCTS1>規(guī)格書詳情
LMK5C33216ARGCTS1中文資料德州儀器數據手冊PDF規(guī)格書
LMK5C33216ARGCTS1規(guī)格書詳情
1 Features
? Ultra-low jitter BAW VCO based Wireless clocks
– 42-fs typical/ 60-fs maximum RMS jitter at
491.52 MHz
– 47-fs typical/ 65-fs maximum RMS jitter at
245.76 MHz
? Three high-performance Digital Phase Locked
Loops (DPLLs) with paired Analog Phase Locked
Loops (APLLs)
– Programmable DPLL loop bandwidth from 1
mHz to 4 kHz
– < 1-ppt DCO frequency adjustment step size
? Two differential or single-ended DPLL inputs
– 1-Hz (1-PPS) to 800-MHz input frequency
– Digital holdover and hitless switching
? 16 differential outputs with programmable HSDS/
LVPECL, LVDS and HSCL output formats
– Up to 20 total frequency outputs when
configured with 6 LVCMOS frequency outputs
on OUT0_P/N, OUT1_P/N, GPIO1 and GPIO2
and 14 differential outputs
– 1-Hz (1-PPS) to 1250-MHz output frequency
with programmable swing and common mode
– PCIe Gen 1 to 6 compliant
? I2C, 3-wire SPI, or 4-wire SPI interface
? Ambient operating temperature: –40°C to 85°C
2 Applications
? 4G and 5G Wireless Networks
– Active Antenna System (AAS), mMIMO
– Macro Remote Radio Unit (RRU)
– CPRI/eCPRI Baseband, Centralized,
Distributed Units (BBU, CU, DU)
– Small cell base station
? SyncE (G.8262), SONET/SDH (Stratum 3/3E,
G.813, GR-1244, GR-253), IEEE 1588 PTP
secondary clock
? Jitter cleaning, wander attenuation and reference
clock generation for 56G/112G PAM-4 SerDes
? Optical Transport Networks (OTN G.709)
? Broadband fixed line access
? Industrial
– Test and measurement
3 Description
The LMK5C33216AS1 is a high-performance network
synchronizer and jitter cleaner designed to meet the
stringent requirements of wireless communications
and infrastructure applications.
The LMK5C33216AS1 is a device bundled with
software support for IEEE-1588 PTP synchronization
to a primary reference clock source. For more
information, contact TI.
The network synchronizer integrates three DPLLs to
provide hitless switching and jitter attenuation with
programmable loop bandwidth and no external loop
filters, maximizing flexibility and ease of use. Each
DPLL phase locks a paired APLL to a reference input.
APLL3 features ultra high performance PLL with TI's
proprietary Bulk Acoustic Wave (BAW) technology
and can generate 491.52-MHz output clocks with
42-fs typical / 60-fs maximum RMS jitter irrespective
of the DPLL reference input frequency and jitter
characteristics. APLL2 and APLL1 provide options for
a second or third frequency and/or synchronization
domain.
Reference validation circuitry monitors the DPLL
reference clocks and performs a hitless switch
between them upon detecting a switchover event.
Zero-Delay Mode (ZDM) and phase cancellation may
be enabled to control the phase relationship from
input to outputs.
The device is fully programmable through I2C or SPI
interface. The onboard EEPROM can be used to
customize system start-up clocks. The device also
features factory default ROM profiles as fallback
options.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
23+ |
VQFN64(9x9) |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
TI(德州儀器) |
23+ |
VQFN64(9x9) |
6000 |
誠信服務,絕對原裝原盤 |
詢價 | ||
TI(德州儀器) |
22+ |
QFM-6(7x5) |
9852 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價 | ||
TI(德州儀器) |
1923+ |
QFM-6(7x5) |
2260 |
向鴻只做原裝正品,我們沒有假貨!倉庫庫存優(yōu)勢 |
詢價 | ||
TI |
22+ |
6-QFM |
5000 |
全新原裝,力挺實單 |
詢價 | ||
Texas Instruments |
24+ |
6-QFM(7x5) |
56200 |
一級代理/放心采購 |
詢價 | ||
TI |
24+ |
64-VFQFN |
42992 |
專注原裝正品代理分銷,認準水星電子 |
詢價 | ||
TI/德州儀器 |
2324+ |
NA |
78920 |
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口 |
詢價 | ||
TI(德州儀器) |
2021+ |
QFM-6(7x5) |
499 |
詢價 | |||
TI(德州儀器) |
23+ |
VQFN64(9x9) |
3238 |
原裝現(xiàn)貨,免費供樣,技術支持,原廠對接 |
詢價 |