- IC/元器件
- PDF資料
- 商情資訊
首頁(yè)>LMK5C33414ARGCT>規(guī)格書(shū)詳情
LMK5C33414ARGCT中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠商型號(hào) |
LMK5C33414ARGCT |
功能描述 | LMK5C33414A Network Synchronizer With JED204B/JED204C and BAW VCO for Wireless Communications |
文件大小 |
4.70419 Mbytes |
頁(yè)面數(shù)量 |
99 頁(yè) |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-12-26 23:00:00 |
LMK5C33414ARGCT規(guī)格書(shū)詳情
1 Features
? Ultra-low jitter BAW VCO based Wireless clocks
– 42-fs typical/ 60-fs maximum RMS jitter at
491.52 MHz
– 47-fs typical/ 65-fs maximum RMS jitter at
245.76 MHz
? Three high-performance Digital Phase Locked
Loops (DPLLs) with paired Analog Phase Locked
Loops (APLLs)
– Programmable DPLL loop bandwidth from 1
mHz to 4 kHz
– < 1-ppt DCO frequency adjustment step size
? Four differential or single-ended DPLL inputs
– 1-Hz (1-PPS) to 800-MHz input frequency
– Digital holdover and hitless switching
? 14 differential outputs with programmable HSDS/
LVPECL, LVDS and HSCL output formats
– Up to 18 total frequency outputs when
configured with 6 LVCMOS frequency outputs
on OUT0_P/N, OUT1_P/N, GPIO1 and GPIO2
and 12 differential outputs
– 1-Hz (1-PPS) to 1250-MHz output frequency
with programmable swing and common mode
– PCIe Gen 1 to 6 compliant
? I2C, 3-wire SPI, or 4-wire SPI interface
? Ambient operating temperature: –40°C to 85°C
2 Applications
? 4G and 5G Wireless Networks
– Active Antenna System (AAS), mMIMO
– Macro Remote Radio Unit (RRU)
– CPRI/eCPRI Baseband, Centralized,
Distributed Units (BBU, CU, DU)
– Small cell base station
? SyncE (G.8262), SONET/SDH (Stratum 3/3E,
G.813, GR-1244, GR-253), IEEE 1588 PTP
secondary clock
? Jitter cleaning, wander attenuation and reference
clock generation for 56G/112G PAM-4 SerDes
? Optical Transport Networks (OTN G.709)
? Broadband fixed line access
? Industrial
– Test and measurement
3 Description
The LMK5C33414A is a high-performance network
synchronizer and jitter cleaner designed to meet the
stringent requirements of wireless communications
and infrastructure applications.
The network synchronizer integrates three DPLLs to
provide hitless switching and jitter attenuation with
programmable loop bandwidth and no external loop
filters, maximizing flexibility and ease of use. Each
DPLL phase locks a paired APLL to a reference input.
APLL3 features ultra high performance PLL with TI's
proprietary Bulk Acoustic Wave (BAW) technology
and can generate 491.52-MHz output clocks with
42-fs typical / 60-fs maximum RMS jitter irrespective
of the DPLL reference input frequency and jitter
characteristics. APLL2 and APLL1 provide options for
a second or third frequency and/or synchronization
domain.
Reference validation circuitry monitors the DPLL
reference clocks and performs a hitless switch
between them upon detecting a switchover event.
Zero-Delay Mode (ZDM) and phase cancellation may
be enabled to control the phase relationship from
input to outputs.
The device is fully programmable through I2C or SPI
interface. The onboard EEPROM can be used to
customize system start-up clocks. The device also
features factory default ROM profiles as fallback
options.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
23+ |
QFM6(5x7) |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
TI(德州儀器) |
23+ |
QFM6(5x7) |
3238 |
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對(duì)接 |
詢價(jià) | ||
TI(德州儀器) |
23+ |
QFM6(5x7) |
6000 |
誠(chéng)信服務(wù),絕對(duì)原裝原盤 |
詢價(jià) | ||
TI(德州儀器) |
22+ |
QFM-6(7x5) |
9852 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價(jià) | ||
Texas Instruments |
24+ |
6-QFM(7x5) |
9350 |
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢價(jià) | ||
TI/德州儀器 |
23+ |
QFM-6 |
1500 |
只供應(yīng)原裝正品 歡迎詢價(jià) |
詢價(jià) | ||
TI |
24+ |
6-SMD |
1486 |
確保原裝正品,專注終端客戶一站式BOM配單 |
詢價(jià) | ||
TI(德州儀器) |
2021+ |
QFM-6(7x5) |
499 |
詢價(jià) | |||
TI |
23+ |
QFM-6 |
3200 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
TI |
23+ |
N/A |
560 |
原廠原裝 |
詢價(jià) |