首頁>NT5DS32M4AT-8B>規(guī)格書詳情
NT5DS32M4AT-8B中文資料南亞科技數(shù)據(jù)手冊PDF規(guī)格書
NT5DS32M4AT-8B規(guī)格書詳情
? Double data rate architecture: two data transfers per
clock cycle
? Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
? DQS is edge-aligned with data for reads and is centeraligned
with data for writes
? Differential clock inputs (CK and CK)
? Four internal banks for concurrent operation
? Data mask (DM) for write data
? DLL aligns DQ and DQS transitions with CK transitions,
also aligns QFC transitions with CK during Read cycles
? Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
? Burst lengths: 2, 4, or 8
? CAS Latency: 2, 2.5
? Auto Precharge option for each burst access
? Auto Refresh and Self Refresh Modes
? 15.6μs Maximum Average Periodic Refresh
Interval
? Supports tRAS lockout feature
? 2.5V (SSTL_2 compatible) I/O
? VDDQ = 2.5V ± 0.2V
? VDD = 2.5V ± 0.2V
? -7K parts support PC2100 modules.
-75B parts support PC2100 modules
-8B parts support PC1600 modules
Description
The 128Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 134,217,728 bits. It is
internally configured as a quad-bank DRAM.
The 128Mb DDR SDRAM uses a double-data-rate architecture
to achieve high-speed operation. The double data rate
architecture is essentially a 2n prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 128Mb
DDR SDRAM effectively consists of a single 2n-bit wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edgealigned
with data for Reads and center-aligned with data for
Writes.
The 128Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst oriented;
accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write command.
The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4 or 8 locations. An Auto Precharge function
may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architecture
of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row precharge
and activation time.
An auto refresh mode is provided along with a power-saving
power-down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II compatible.
產(chǎn)品屬性
- 型號:
NT5DS32M4AT-8B
- 功能描述:
DDR Synchronous DRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NANYA/南亞 |
23+ |
NA/ |
3790 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價 | ||
NANYA |
23+ |
TSOP66 |
20000 |
全新原裝假一賠十 |
詢價 | ||
NANYA/南亞 |
TSOP66 |
98900 |
原廠集團(tuán)化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨- |
詢價 | |||
NANYA |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價 | ||||
24+ |
34 |
本站現(xiàn)庫存 |
詢價 | ||||
NANYA/南亞 |
23+ |
TSOP66 |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢價 | ||
NANYA/南亞 |
22+ |
BGA |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單! |
詢價 | ||
NANYA |
24+ |
TSOP66 |
35200 |
一級代理/放心采購 |
詢價 | ||
NANYA |
2023+ |
TSSOP |
50000 |
原裝現(xiàn)貨 |
詢價 | ||
NT |
2022+ |
TSSOP |
20000 |
只做原裝進(jìn)口現(xiàn)貨.假一罰十 |
詢價 |