首頁(yè)>P102-05SCL>規(guī)格書(shū)詳情

P102-05SCL中文資料PLL數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

P102-05SCL
廠商型號(hào)

P102-05SCL

功能描述

Low Skew Output Buffer

文件大小

222.99 Kbytes

頁(yè)面數(shù)量

6 頁(yè)

生產(chǎn)廠商 PhaseLink Corporation
企業(yè)簡(jiǎn)稱

PLL

中文名稱

PhaseLink Corporation官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2024-11-1 15:30:00

P102-05SCL規(guī)格書(shū)詳情

DESCRIPTION

The PLL102-05 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.

FEATURES

? Frequency range 25 ~ 60MHz.

? Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to the outputs (up to 100kHz SST modulation).

? Zero input - output delay.

? Less than 700 ps device - device skew.

? Less than 250 ps skew between outputs.

? Less than 150 ps cycle - cycle jitter.

? Output Enable function tri-state outputs.

? 3.3V operation.

? Available in 8-Pin 150mil SOIC.

產(chǎn)品屬性

  • 型號(hào):

    P102-05SCL

  • 制造商:

    PLL

  • 制造商全稱:

    PLL

  • 功能描述:

    Low Skew Output Buffer

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
FREESCAL
20+
N/A
8800
只做原裝正品
詢價(jià)
FREESCALE
23+
BGA689
2638
原廠原裝正品
詢價(jià)
FREESCALE/飛思卡爾
23+
NA/
138
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
Freescale Semiconductor - NXP
23+
689-BBGA
11200
主營(yíng):汽車電子,停產(chǎn)物料,軍工IC
詢價(jià)
FREESCA
23+
BGA689
8560
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣!
詢價(jià)
ST
23+
TO-92
16900
正規(guī)渠道,只有原裝!
詢價(jià)
Freescale
2023+
BGA
80000
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品
詢價(jià)
FREESCALE
21+
65200
詢價(jià)
FREESCALE
2021+
BGA
100500
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢價(jià)
恩智浦
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂
詢價(jià)

相關(guān)庫(kù)存

更多