首頁>PM7364>規(guī)格書詳情

PM7364中文資料PMC數(shù)據(jù)手冊PDF規(guī)格書

PM7364
廠商型號

PM7364

功能描述

Frame Engine and Datalink Manager

文件大小

39.74 Kbytes

頁面數(shù)量

2

生產(chǎn)廠商 PMC-Sierra, Inc
企業(yè)簡稱

PMC

中文名稱

PMC-Sierra, Inc官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2024-12-31 22:30:00

PM7364規(guī)格書詳情

DESCRIPTION

The PM7364 FREEDM-32 Frame Engine and Datalink Manager device is a monolithic integrated circuit that implements HDLC processing, and PCI Bus memory management functions for a maximum of 128 bi-directional channels.

FEATURES

? Single-chip Peripheral Component Interconnect (PCI) Bus multi-channel HDLC controller.

? Supports up to 128 bi-directional HDLC channels assigned to a maximum of 32 channelised T1 or E1 links. The number of time-slots assigned to an HDLC channel is programmable from 1 to 24 (for T1) and from 1 to 31 (for E1).

? Supports up to 32 bi-directional HDLC channels each assigned to an unchannelised arbitrary rate link; subject to a maximum aggregate link clock rate of 64 MHz in each direction. Channels assigned to links 0 to 2 can have a clock rate of up to 45 MHz when SYSCLK is at or above 25 MHz and up to 52 MHz when SYSCLK is at 33 MHz. Channels assigned to links 3 to 31 can have a clock rate of up to 10 MHz.

? Supports up to two bi-directional HDLC channels each assigned to an unchannelised arbitrary rate link of up to 45 MHz when SYSCLK is at or above 25 MHz and up to 52 MHz when SYSCLK is at 33 MHz.

? Supports a mix of up to 32 channelised and unchannelised links; subject to the constraint of a maximum of 128 channels and a maximum aggregate link clock rate of 64 MHz in each direction.

? For each channel, the HDLC receiver performs flag sequence detection, bit de-stuffing, and frame check sequence validation. The receiver supports the validation of both CRC-CCITT and CRC-32 frame check sequences. The receiver also checks for packet abort sequences, octet aligned packet length and for minimum and maximum packet length.

? Alternatively, for each channel, the receiver supports a transparent mode where each octet is transferred transparently to host memory. For channelised links, the octets are aligned with the receive time-slots.

? For each channel, time-slots are selectable to be in 56 kbits/s format or 64 kbits/s clear channel format.

? For each channel, the HDLC transmitter performs flag sequence generation, bit stuffing, and, optionally, frame check sequence generation. The transmitter supports the generation of both CRC-CCITT and CRC-32 frame check sequences. The transmitter also aborts packets under the direction of the host or automatically when the channel underflows.

? Supports two levels of non-preemptive packet priority on each transmit channel. Low priority packets will not begin transmission until all high priority packets are transmitted.

? Alternatively, for each channel, the transmitter supports a transparent mode where each octet is inserted transparently from host memory. For channelised links, the octets are aligned with the transmit time-slots.

? Directly supports a 32-bit, 33 MHz PCI 2.1 interface for configuration, monitoring and transfer of packet data, with an on-chip DMA controller with scatter/gather capabilities.

? Provides 8 kbytes of on-chip memory for partial packet buffering in each direction. This memory can be configured to support a variety of different channel configurations from a single channel with 8 kbytes of buffering to 128 channels, each with a minimum of 48 bytes of buffering.

? Supports PCI burst sizes of up to 128 bytes for transfers of packet data.

? Pin compatible with PM7366 (FREEDM-8) device.

? Provides a standard 5 signal P1149.1 JTAG test port for boundary scan board test purposes.

? Supports 3.3 and 5 Volt PCI signaling environments.

? Low power CMOS technology.

? 256 pin enhanced ball grid array (SBGA) package (27 mm X 27 mm).

APPLICATIONS

? IETF PPP interfaces for routers

? Frame Relay interfaces for ATM or Frame Relay switches and multiplexors

? FUNI or Frame Relay service inter-working interfaces for ATM switches and multiplexors.

? D-channel processing in ISDN terminals and switches.

? Internet/Intranet access equipment.

? Packet-based DSLAM equipment.

產(chǎn)品屬性

  • 型號:

    PM7364

  • 制造商:

    PMC

  • 制造商全稱:

    PMC

  • 功能描述:

    FRAME ENGINE AND DATA LINK MANAGER

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
PMC
2020+
BGA256
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價
MICROCHIP/PMC
23+
256BGA
4568
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!!
詢價
PMC
2016+
BGA
3000
公司只做原裝,假一罰十,可開17%增值稅發(fā)票!
詢價
MICROCHIP/PMC
12+
256BGA
369
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
PMC
1998
34
原裝正品現(xiàn)貨庫存價優(yōu)
詢價
PMC
18+
BGA
33258
全新原裝現(xiàn)貨,可出樣品,可開增值稅發(fā)票
詢價
PMC
2021+
NA
3280
十年專營原裝現(xiàn)貨,假一賠十
詢價
PMC
23+
BGA
2800
絕對全新原裝!現(xiàn)貨!特價!請放心訂購!
詢價
PMC
24+
225
現(xiàn)貨供應(yīng)
詢價
PMC
23+
BGA
2
原裝正品現(xiàn)貨
詢價