首頁(yè)>SSTV16859EC>規(guī)格書(shū)詳情

SSTV16859EC集成電路(IC)的專用邏輯器件規(guī)格書(shū)PDF中文資料

SSTV16859EC
廠商型號(hào)

SSTV16859EC

參數(shù)屬性

SSTV16859EC 封裝/外殼為96-LFBGA;包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的專用邏輯器件;產(chǎn)品描述:IC BUFFER DDR 13BIT 96-LFBGA

功能描述

2.5 V 13-bit to 26-bit SSTL_2 registered buffer for stacked DDR DIMM

封裝外殼

96-LFBGA

文件大小

124.65 Kbytes

頁(yè)面數(shù)量

14 頁(yè)

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡(jiǎn)稱

Philips飛利浦

中文名稱

荷蘭皇家飛利浦官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-26 23:00:00

SSTV16859EC規(guī)格書(shū)詳情

DESCRIPTION

The SSTV16859 is a 13-bit to 26-bit SSTL_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V. All inputs are compatible with the JEDEC standard for SSTL_2 with VREF normally at 0.5*VDD, except the LVCMOS reset (RESET) input. All outputs are SSTL_2, Class II compatible which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero.

The SSTV16859 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM and SDRAM II Memory Modules. Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 133 MHz will have a burst rate of 266 MHz.

The device data inputs consist of different receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs.

The clock input is fully differential (CK and CK) to be compatible with DRAM devices that are installed on the DIMM. Data are registered at the crossing of CK going high, and CK going low. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device has an asynchronous input pin (RESET), which when held to the LOW state, resets all registers and all outputs to the LOW state.

The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset, and all outputs are forced low. The LVCMOS RESET input must always be held at a valid logic high or low level.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power-up.

In the DDR DIMM application, RESET is specified to be completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be guaranteed between the two. When entering RESET, the register will be cleared and the outputs will be driven low. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the outputs will remain low.

Available in 64-pin plastic thin shrink small outline package.

FEATURES

? Stub-series terminated logic for 2.5 V VDD (SSTL_2)

? Optimized for stacked DDR (Double Data Rate) SDRAM

applications

? Supports SSTL_2 signal inputs as per JESD 8–9

? Flow-through architecture optimizes PCB layout

? ESD classification testing is done to JEDEC Standard JESD22.

Protection exceeds 2000 V to HBM per method A114.

? Latch-up testing is done to JEDEC Standard JESD78, which

exceeds 100 mA.

? Supports efficient low power standby operation

? Full DDR 200/266 solution for stacked DIMMs at 2.5 V when used

with PCKV857

? See SSTV16857 for JEDEC compliant register support in

unstacked DIMM applications

? See SSTV16856 for driver/buffer version with mode select.

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    SSTV16859EC,551

  • 制造商:

    NXP USA Inc.

  • 類別:

    集成電路(IC) > 專用邏輯器件

  • 系列:

    74SSTV

  • 包裝:

    卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶

  • 邏輯類型:

    帶有 SSTL_2 兼容 DDR I/O 的寄存緩沖器

  • 供電電壓:

    2.3V ~ 2.7V

  • 位數(shù):

    13,26

  • 工作溫度:

    0°C ~ 70°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    96-LFBGA

  • 供應(yīng)商器件封裝:

    96-LFBGA(13.5x5.5)

  • 描述:

    IC BUFFER DDR 13BIT 96-LFBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
PHILIPS/飛利浦
23+
NA/
3500
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
FAIRCHILD/仙童
24+
N/A
860000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
FSC
N/A
699839
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價(jià)
PHILIPS
22+
QFN
3000
原裝正品,支持實(shí)單
詢價(jià)
PHILIPS
24+
QFN
3500
詢價(jià)
恩智浦
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂
詢價(jià)
Fairchi
24+
BGA
6000
進(jìn)口原裝正品假一賠十,貨期7-10天
詢價(jià)
PHILIPS/飛利浦
0314+
QFN
3500
原裝現(xiàn)貨
詢價(jià)
FSC
21+
N/A
30
原裝現(xiàn)貨假一賠十
詢價(jià)
NXP/恩智浦
23+
LFBGA96
11200
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO
詢價(jià)