首頁>IDT72V36110>規(guī)格書詳情

IDT72V36110中文資料IDT數(shù)據(jù)手冊PDF規(guī)格書

IDT72V36110
廠商型號

IDT72V36110

功能描述

3.3 VOLT HIGH-DENSITY SUPERSYNC II??36-BIT FIFO

文件大小

470.5 Kbytes

頁面數(shù)量

48

生產(chǎn)廠商 Integrated Device Technology, Inc.
企業(yè)簡稱

IDT

中文名稱

Integrated Device Technology, Inc.官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-16 15:29:00

IDT72V36110規(guī)格書詳情

DESCRIPTION:

The IDT72V36100/72V36110 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:

? Flexible x36/x18/x9 Bus-Matching on both read and write ports

? The period required by the retransmit operation is fixed and short.

? The first word data latency period, from the time the first word is

written to an empty FIFO to the time it can be read, is fixed and short.

? Asynchronous/Synchronous translation on the read or write ports

? High density offerings up to 4 Mbit

FEATURES:

? Choose among the following memory organizations:

IDT72V36100 - 65,536 x 36

IDT72V36110 - 131,072 x 36

? Higher density, 2Meg and 4Meg SuperSync II FIFOs

? Up to 166 MHz Operation of the Clocks

? User selectable Asynchronous read and/or write ports (PBGA Only)

? User selectable input and output port bus-sizing

- x36 in to x36 out

- x36 in to x18 out

- x36 in to x9 out

- x18 in to x36 out

- x9 in to x36 out

? Big-Endian/Little-Endian user selectable byte representation

? 5V input tolerant

? Fixed, low first word latency

? Zero latency retransmit

? Auto power down minimizes standby power consumption

? Master Reset clears entire FIFO

? Partial Reset clears data, but retains programmable settings

? Empty, Full and Half-Full flags signal FIFO status

? Programmable Almost-Empty and Almost-Full flags, each flag can

default to one of eight preselected offsets

? Selectable synchronous/asynchronous timing modes for Almost

Empty and Almost-Full flags

? Program programmable flags by either serial or parallel means

? Select IDT Standard timing (using EF and FF flags) or First Word

Fall Through timing (using OR and IR flags)

? Output enable puts data outputs into high impedance state

? Easily expandable in depth and width

? JTAG port, provided for Boundary Scan function (PBGA Only)

? Independent Read and Write Clocks (permit reading and writing

simultaneously)

? Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic

Ball Grid Array (PBGA) (with additional features)

? Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/

72V3670/72V3680/72V3690) family

? High-performance submicron CMOS technology

? Industrial temperature range (–40°C to +85°C) is available

? Green parts available, see ordering information

產(chǎn)品屬性

  • 型號:

    IDT72V36110

  • 功能描述:

    IC FIFO SYNC 131KX36 10NS 128QFP

  • RoHS:

  • 類別:

    集成電路(IC) >> 邏輯 - FIFO

  • 系列:

    72V

  • 標(biāo)準(zhǔn)包裝:

    15

  • 系列:

    74F

  • 功能:

    異步

  • 存儲(chǔ)容量:

    256(64 x 4)

  • 數(shù)據(jù)速率:

    -

  • 訪問時(shí)間:

    -

  • 電源電壓:

    4.5 V ~ 5.5 V

  • 工作溫度:

    0°C ~ 70°C

  • 安裝類型:

    通孔

  • 封裝/外殼:

    24-DIP(0.300,7.62mm)

  • 供應(yīng)商設(shè)備封裝:

    24-PDIP

  • 包裝:

    管件

  • 其它名稱:

    74F433

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
IDT
23+
TQFP
2500
絕對全新原裝!現(xiàn)貨!特價(jià)!請放心訂購!
詢價(jià)
IDT
24+
TQFP
12223
一級代理全新原裝熱賣
詢價(jià)
IDT
24+
22+
3590
假一賠十全新原裝現(xiàn)貨特價(jià)供應(yīng)工廠客戶可放款
詢價(jià)
IDT
2020+
QFP
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
IDT
22+
PQFP
10000
原裝正品優(yōu)勢現(xiàn)貨供應(yīng)
詢價(jià)
IDT
23+
BGA144
1500
原裝正品代理渠道價(jià)格優(yōu)勢
詢價(jià)
IDT
18+
TQFP128
85600
保證進(jìn)口原裝可開17%增值稅發(fā)票
詢價(jià)
IDT
24+
TQFP
35200
一級代理/放心采購
詢價(jià)
IDT
22+
BGA
5000
全新原裝現(xiàn)貨!自家?guī)齑?
詢價(jià)
IDT
24+
QFP
6980
原裝現(xiàn)貨,可開13%稅票
詢價(jià)