首頁>LMK5C22212ARGCRS1>規(guī)格書詳情

LMK5C22212ARGCRS1中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

LMK5C22212ARGCRS1
廠商型號

LMK5C22212ARGCRS1

功能描述

LMK5C22212AS1 2-DPLL 2-APLL 2-IN 12-OUT Network Synchronizer With JESD204B/C and BAW for Wireless Communications With IEEE-1588 PTP Stack

文件大小

4.47265 Mbytes

頁面數(shù)量

102

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI1德州儀器

中文名稱

德州儀器官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-19 10:02:00

LMK5C22212ARGCRS1規(guī)格書詳情

1 Features

? Ultra-low jitter BAW VCO based Wireless

Infrastructure and Ethernet clocks

– 40fs typical/ 57fs maximum RMS jitter at

491.52MHz

– 50fs typical/ 62fs maximum RMS jitter at

245.76MHz

? 2 high-performance Digital Phase Locked Loops

(DPLLs) with 2 Analog Phase Locked Loops

(APLLs)

– Programmable DPLL loop filter bandwidth from

1mHz to 4kHz

– < 1ppt DCO frequency adjustment step size

? 2 differential or single-ended DPLL inputs

– 1Hz (1PPS) to 800MHz input frequency

– Digital Holdover and Hitless Switching

? 12 differential outputs with programmable HSDS,

AC-LVPECL, LVDS and HSCL formats

– Up to 16 total frequency outputs when

configured with 6 LVCMOS frequency outputs

on OUT0_P/N, OUT1_P/N, GPIO1 and GPIO2

and 10 differential outputs on OUT2_P/N to

OUT11_P/N

– 1Hz (1PPS) to 1250MHz output frequency with

programmable swing and common mode

– PCIe Gen 1 to 6 compliant

? I2C or 3-wire/4-wire SPI

2 Applications

? 4G and 5G Wireless Networks

– Active Antenna System (AAS), mMIMO

– Macro Remote Radio Unit (RRU)

– CPRI/eCPRI Baseband, Centralized,

Distributed Units (BBU, CU, DU)

– Small cell base station

? SyncE (G.8262), SONET/SDH (Stratum 3/3E,

G.813, GR-1244, GR-253), IEEE-1588 PTP

secondary clock

? Jitter cleaning, wander attenuation, and reference

clock generation for 112G/224G PAM4 SerDes

? Optical Transport Networks (OTN G.709)

? Broadband fixed line access

? Industrial

– Test and measurement

3 Description

The LMK5C22212AS1 is a high-performance network

synchronizer and jitter cleaner designed to meet the

stringent requirements of wireless communications

and infrastructure applications.

The device is bundled with software support

for IEEE-1588 PTP synchronization to a primary

reference clock source. For more information, contact

TI.

The network synchronizer integrates 2 DPLLs to

provide hitless switching and jitter attenuation with

programmable loop bandwidth and no external loop

filters, maximizing flexibility and ease of use. Each

DPLL phase locks a paired APLL to a reference input.

APLL1 features ultra high performance PLL with TI's

proprietary Bulk Acoustic Wave (BAW) technology

(known as the BAW APLL) and can generate output

clocks with 40fs typical / 60fs maximum 12kHz to

20MHz RMS jitter at 491.52MHz, independent of the

jitter and frequency of the XO and DPLL reference

inputs. APLL2/DPLL2 provides an option for a second

frequency and/or synchronization domain.

Reference validation circuitry monitors the DPLL

reference clocks and performs a hitless switch

between inputs upon detecting a switchover event.

Zero-Delay Mode (ZDM) and phase cancellation can

be enabled to control the phase relationship from

input to outputs.

The device is fully programmable through I2C or SPI.

The integrated EEPROM can be used to customize

system start-up clocks. The device also features

factory default ROM profiles as fallback options.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
Texas Instruments
24+
6-QFM(7x5)
56200
一級代理/放心采購
詢價
TI
500
詢價
TI/德州儀器
2324+
NA
78920
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口
詢價
TI/德州儀器
23+
VQFN-64(9x9)
8355
只做原裝現(xiàn)貨/實單可談/支持含稅拆樣
詢價
TI(德州儀器)
23+
VQFN64(9x9)
3238
原裝現(xiàn)貨,免費供樣,技術(shù)支持,原廠對接
詢價
TI(德州儀器)
23+
VQFN64(9x9)
7350
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術(shù)支持!!!
詢價
TI
24+
con
35960
查現(xiàn)貨到京北通宇商城
詢價
TI德州儀器
22+
24000
原裝正品現(xiàn)貨,實單可談,量大價優(yōu)
詢價
TI(德州儀器)
22+
QFM-6(7x5)
9852
只做原裝正品現(xiàn)貨,或訂貨假一賠十!
詢價
TI
23+
N/A
560
原廠原裝
詢價