首頁>PLL102-109XM>規(guī)格書詳情

PLL102-109XM中文資料PLL數(shù)據(jù)手冊PDF規(guī)格書

PLL102-109XM
廠商型號

PLL102-109XM

功能描述

Programmable DDR Zero Delay Clock Driver

文件大小

166.6 Kbytes

頁面數(shù)量

10

生產(chǎn)廠商 PhaseLink Corporation
企業(yè)簡稱

PLL

中文名稱

PhaseLink Corporation官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二

更新時間

2024-12-25 22:30:00

PLL102-109XM規(guī)格書詳情

DESCRIPTIONS

The PLL102-109 is a zero delay buffer that distributes a single-ended clock input to six pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purposes by strapping AVDD to ground.

FEATURES

? PLL clock distribution optimized for Double Data Rate SDRAM application up to 266Mhz.

? Distributes one clock Input to one bank of six differential outputs.

? Track spread spectrum clocking for EMI reduction.

? Programmable delay between CLK_INT and CLK[T/C] from –0.8ns to +3.1ns by programming CLKINT and FBOUT skew channel, or from –1.1ns to +3.5ns if additional DDR skew channels are enabled.

? Two independent programmable DDR skew channels from –0.3ns to +0.4ns with step size ±100ps.

? Support 2-wire I2C serial bus interface.

? 2.5V Operating Voltage.

? Available in 28-Pin 209mil SSOP.

產(chǎn)品屬性

  • 型號:

    PLL102-109XM

  • 制造商:

    PLL

  • 制造商全稱:

    PLL

  • 功能描述:

    Programmable DDR Zero Delay Clock Driver

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
PHASELI
2020+
SSOP48
8000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
PHASELIN
23+
NA/
30
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
PHASELINK
2023+
SSOP
80000
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品
詢價
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢.
詢價
PHASELIN
589220
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量
詢價
ZCOMM
24+
SMD
1680
ZCOMM專營品牌進口原裝現(xiàn)貨假一賠十
詢價
PHASELINK
22+23+
SSOP
36452
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
24+
SSOP
2700
全新原裝自家現(xiàn)貨優(yōu)勢!
詢價
PHASELIN
22+
SSOP48
5000
全新原裝現(xiàn)貨!自家?guī)齑?
詢價
PHASELIN
SSOP48
899933
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價