首頁>DS_K7R323682M>規(guī)格書詳情
DS_K7R323682M中文資料三星數(shù)據(jù)手冊PDF規(guī)格書
DS_K7R323682M規(guī)格書詳情
FEATURES
? 1.8V+0.1V/-0.1V Power Supply.
? DLL circuitry for wide output data valid window and future
freguency scaling.
? I/O Supply Voltage 1.5V+0.1V/-0.1V for 1.5V I/O,
1.8V+0.1V/-0.1V for 1.8V I/O.
? Separate independent read and write data ports
with concurrent read and write operation
? HSTL I/O
? Full data coherency, providing most current data .
? Synchronous pipeline read with self timed early write.
? Registered address, control and data input/output.
? DDR(Double Data Rate) Interface on read and write ports.
? Fixed 2-bit burst for both read and write operation.
? Clock-stop supports to reduce current.
? Two input clocks(K and K) for accurate DDR timing at clock rising edges only.
? Two input clocks for output data(C and C) to minimize clock-skew
and flight-time mismatches.
? Two echo clocks (CQ and CQ) to enhance output data traceability.
? Single address bus.
? Byte write (x9, x18, x36) function.
? Sepatate read/write control pin(R and W)
? Simple depth expansion with no data contention.
? Programmable output impenance.
? JTAG 1149.1 compatible test access port.
? 165FBGA(11x15 ball aray FBGA) with body size of 15x17mm
產(chǎn)品屬性
- 型號:
DS_K7R323682M
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
1Mx36 & 2Mx18 & 4Mx9 QDRTM II b2 SRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
DEUTSCH |
23+ |
65480 |
詢價 | ||||
N/A |
22+ |
DIP3 |
50000 |
只做原裝正品,假一罰十,歡迎咨詢 |
詢價 | ||
24+ |
DIP3 |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價 | |||
NS |
23+ |
CDIP |
9823 |
詢價 | |||
NS/國半 |
QQ咨詢 |
DIP |
105 |
全新原裝 研究所指定供貨商 |
詢價 | ||
A |
24+ |
b |
8 |
詢價 | |||
FOXCONN/富士康 |
24+ |
68900 |
一站配齊 原盒原包現(xiàn)貨 朱S Q2355605126 |
詢價 | |||
MICROCHIP/微芯 |
2406+ |
33600 |
誠信經(jīng)營!進(jìn)口原裝!量大價優(yōu)! |
詢價 | |||
MICROCHIP/微芯 |
22+ |
sopdipqfp |
9000 |
原裝正品 |
詢價 | ||
FOXCONN |
新 |
643 |
全新原裝 貨期兩周 |
詢價 |